# **MOSFET** – Power, P-Channel, ChipFET

-20 V, -5.3 A

#### **Features**

- Low R<sub>DS(on)</sub>
- Higher Efficiency Extending Battery Life
- Logic Level Gate Drive
- Miniature ChipFET Surface Mount Package
- Pb-Free Package is Available

#### **Applications**

Power Management in Portable and Battery-Powered Products; i.e.,
 Cellular and Cordless Telephones and PCMCIA Cards

## **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Rating                                                                                                   | Symbol                            | 5 sec        | Steady<br>State | Unit |
|----------------------------------------------------------------------------------------------------------|-----------------------------------|--------------|-----------------|------|
| Drain-Source Voltage                                                                                     | V <sub>DS</sub>                   | -2           | 20              | V    |
| Gate-Source Voltage                                                                                      | V <sub>GS</sub>                   | ±            | 12              | V    |
| Continuous Drain Current $(T_J = 150^{\circ}C) \text{ (Note 1)}$ $T_A = 25^{\circ}C$ $T_A = 85^{\circ}C$ | I <sub>D</sub>                    | -5.3<br>-3.8 | -3.9<br>-2.8    | А    |
| Pulsed Drain Current                                                                                     | I <sub>DM</sub>                   | ±            | 20              | Α    |
| Continuous Source Current (Note 1)                                                                       | I <sub>S</sub>                    | -5.3         | -3.9            | Α    |
| Maximum Power Dissipation (Note 1)  T <sub>A</sub> = 25°C  T <sub>A</sub> = 85°C                         | P <sub>D</sub>                    | 2.5<br>1.3   | 1.3<br>0.7      | W    |
| Operating Junction and Storage<br>Temperature Range                                                      | T <sub>J</sub> , T <sub>stg</sub> | –55 to       | +150            | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

 Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.27 in sq [1 oz] including traces).



# ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| –20 V                | 46 mΩ @ -4.5 V          | -5.3 A             |



P-Channel MOSFET



ChipFET CASE 1206A STYLE 1



A3 = Specific Device Code

M = Month Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device      | Package              | Shipping <sup>†</sup> |
|-------------|----------------------|-----------------------|
| NTHS5441T1  | ChipFET              | 3000/Tape & Reel      |
| NTHS5441T1G | ChipFET<br>(Pb-Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### THERMAL CHARACTERISTICS

| Characteristic                                                                  | Symbol        | Тур      | Max      | Unit |
|---------------------------------------------------------------------------------|---------------|----------|----------|------|
| $\label{eq:maximum Junction-to-Ambient (Note 2)} $t \le 5 sec $Steady State $$$ | $R_{	hetaJA}$ | 40<br>80 | 50<br>95 | °C/W |
| Maximum Junction-to-Foot (Drain) Steady State                                   | $R_{	hetaJF}$ | 15       | 20       | °C/W |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                            | Symbol              | Test Condition                                                                                       | Min    | Тур            | Max       | Unit |
|-------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|--------|----------------|-----------|------|
| Static                                    | 1                   | 1                                                                                                    | I .    | 1              | I .       | 1    |
| Gate Threshold Voltage                    | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                | -0.6   |                | -1.2      | V    |
| Gate-Body Leakage                         | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 12 \text{ V}$                                                    |        |                | ±100      | nA   |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>    | V <sub>DS</sub> = -16 V, V <sub>GS</sub> = 0 V                                                       |        |                | -1.0      | μΑ   |
|                                           |                     | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V},$<br>$T_J = 85^{\circ}\text{C}$                        |        |                | -5.0      |      |
| On-State Drain Current (Note 3)           | I <sub>D(on)</sub>  | $V_{DS} \le -5.0 \text{ V}, V_{GS} = -4.5 \text{ V}$                                                 | -20    |                |           | Α    |
| Drain-Source On-State Resistance (Note 3) | r <sub>DS(on)</sub> | $V_{GS} = -3.6 \text{ V}, I_D = -3.7 \text{ A} $<br>$V_{GS} = -4.5 \text{ V}, I_D = -3.9 \text{ A} $ | -<br>- | 0.050<br>0.046 | 0.06<br>- | Ω    |
|                                           |                     | $V_{GS} = -2.5 \text{ V}, I_D = -3.1 \text{ A}$                                                      |        | 0.070          | 0.083     |      |
| Forward Transconductance (Note 3)         | 9fs                 | $V_{DS} = -10 \text{ V}, I_D = -3.9 \text{ A}$                                                       |        | 12             |           | mhos |
| Diode Forward Voltage (Note 3)            | V <sub>SD</sub>     | I <sub>S</sub> = -2.1 A, V <sub>GS</sub> = 0 V                                                       |        | -0.8           | -1.2      | ٧    |
| Dynamic (Note 4)                          |                     |                                                                                                      |        |                |           | •    |
| Total Gate Charge                         | $Q_G$               |                                                                                                      |        | 9.7            | 22        | nC   |
| Gate-Source Charge                        | Q <sub>GS</sub>     | $V_{DS} = -10 \text{ V}, V_{GS} = -4.5 \text{ V},$<br>$I_{D} = -3.9 \text{ A}$                       |        | 1.2            |           |      |
| Gate-Drain Charge                         | $Q_{GD}$            | 5                                                                                                    |        | 3.6            |           |      |
| Input Capacitance                         | C <sub>iss</sub>    |                                                                                                      |        | 710            |           | pF   |
| Output Capacitance                        | C <sub>oss</sub>    | $V_{DS} = -5.0 \text{ Vdc}, V_{GS} = 0 \text{ Vdc},$<br>f = 1.0  MHz                                 |        | 400            |           |      |
| Reverse Transfer Capacitance              | C <sub>rss</sub>    | · ····                                                                                               |        | 140            |           |      |
| Turn-On Delay Time                        | t <sub>d(on)</sub>  |                                                                                                      |        | 14             | 30        | ns   |
| Rise Time                                 | t <sub>r</sub>      | $V_{DD} = -10 \text{ V}, R_L = 10 \Omega$                                                            |        | 22             | 55        | 1    |
| Turn-Off Delay Time                       | t <sub>d(off)</sub> | $I_D \cong -1.0 \text{ A}, V_{GEN} = -4.5 \text{ V},$<br>$R_G = 6 \Omega$                            |        | 42             | 100       | 1    |
| Fall Time                                 | t <sub>f</sub>      |                                                                                                      |        | 35             | 70        | 1    |
| Source-Drain Reverse Recovery Time        | t <sub>rr</sub>     | I <sub>F</sub> = -1.1 A, di/dt = 100 A/μs                                                            |        | 30             | 60        | 1    |

Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.27 in sq [1 oz] including traces).
 Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Guaranteed by design, not subject to production testing.

## TYPICAL ELECTRICAL CHARACTERISTICS

20



Figure 1. On-Region Characteristics

Figure 2. Transfer Characteristics





Figure 3. On-Resistance versus Gate-to-Source Voltage

Figure 4. On-Resistance versus Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature

#### TYPICAL ELECTRICAL CHARACTERISTICS



Figure 6. Capacitance Variation

Figure 7. Gate-to-Source and Drain-to-Source Voltage versus Total Charge



Figure 8. Normalized Thermal Transient Impedance, Junction-to-Ambient



Figure 9. Diode Forward Voltage versus Current

ChipFET is a trademark of Vishay Siliconix.



**ChipFET™** 

**DATE 19 MAY 2009** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE. LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL
- AND VERTICAL SHALL NOT EXCEED 0.08 MM.
  DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS.
- NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE.

|     | MILLIMETERS |          |      |       | INCHES    |       |
|-----|-------------|----------|------|-------|-----------|-------|
| DIM | MIN         | NOM      | MAX  | MIN   | NOM       | MAX   |
| Α   | 1.00        | 1.05     | 1.10 | 0.039 | 0.041     | 0.043 |
| b   | 0.25        | 0.30     | 0.35 | 0.010 | 0.012     | 0.014 |
| С   | 0.10        | 0.15     | 0.20 | 0.004 | 0.006     | 0.008 |
| D   | 2.95        | 3.05     | 3.10 | 0.116 | 0.120     | 0.122 |
| E   | 1.55        | 1.65     | 1.70 | 0.061 | 0.065     | 0.067 |
| е   | 0.65 BSC    |          |      |       | 0.025 BSC |       |
| e1  |             | 0.55 BSC |      |       | 0.022 BSC | ;     |
| L   | 0.28        | 0.35     | 0.42 | 0.011 | 0.014     | 0.017 |
| HE  | 1.80        | 1.90     | 2.00 | 0.071 | 0.075     | 0.079 |
| θ   | 5° NOM      |          |      |       | 5° NOM    |       |

| STYLE 1:                 | STYLE 2:                   | STYLE 3:                  | STYLE 4:                    | STYLE 5:                  | STYLE 6:                 |
|--------------------------|----------------------------|---------------------------|-----------------------------|---------------------------|--------------------------|
| PIN 1. DRAIN             | PIN 1. SOURCE 1            | PIN 1. ANODE              | PIN 1. COLLECTOR            | PIN 1. ANODE              | PIN 1. ANODE             |
| <ol><li>DRAIN</li></ol>  | 2. GATE 1                  | 2. ANODE                  | <ol><li>COLLECTOR</li></ol> | <ol><li>ANODE</li></ol>   | 2. DRAIN                 |
| <ol><li>DRAIN</li></ol>  | <ol><li>SOURCE 2</li></ol> | <ol><li>SOURCE</li></ol>  | <ol><li>COLLECTOR</li></ol> | <ol><li>DRAIN</li></ol>   | 3. DRAIN                 |
| <ol><li>GATE</li></ol>   | 4. GATE 2                  | 4. GATE                   | 4. BASE                     | <ol><li>DRAIN</li></ol>   | 4. GATE                  |
| <ol><li>SOURCE</li></ol> | 5. DRAIN 2                 | 5. DRAIN                  | <ol><li>EMITTER</li></ol>   | <ol><li>SOURCE</li></ol>  | <ol><li>SOURCE</li></ol> |
| <ol><li>DRAIN</li></ol>  | 6. DRAIN 2                 | 6. DRAIN                  | <ol><li>COLLECTOR</li></ol> | <ol><li>GATE</li></ol>    | 6. DRAIN                 |
| <ol><li>DRAIN</li></ol>  | 7. DRAIN 1                 | <ol><li>CATHODE</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 7. DRAIN                 |
| 8. DRAIN                 | 8. DRAIN 1                 | <ol><li>CATHODE</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 8. CATHODE / DRAIN       |

#### **SOLDERING FOOTPRINT**



# **GENERIC MARKING DIAGRAM\***



= Specific Device Code XXX

М = Month Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

# **OPTIONAL SOLDERING FOOTPRINTS ON PAGE 2**

| DOCUMENT NUMBER: | 98AON03078D | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | ChipFET     |                                                                                                                                                                             | PAGE 1 OF 2 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

**DATE 19 MAY 2009** 

## **ADDITIONAL SOLDERING FOOTPRINTS\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON03078D | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | ChipFET     |                                                                                                                                                                               | PAGE 2 OF 2 |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

 $\Diamond$