May 2001

# FDS3812

SEMICONDUCTOR IM

# 80V N-Channel Dual PowerTrench<sup>®</sup> MOSFET

# **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers.

These MOSFETs feature faster switching and lower gate charge than other MOSFETs with comparable  $R_{_{\text{DS(ON)}}}$  specifications. The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with higher overall efficiency.

# Features

3.4 A, 80 V.  $R_{DS(ON)} = 74 \text{ m}\Omega @ V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 84 \text{ m}\Omega @ V_{GS} = 6 \text{ V}$ 

- · Fast switching speed
- Low gate charge (13nC typ)
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                               |            | Ratings     | Units |
|-----------------------------------|-----------------------------------------|------------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                    |            | 80          | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                     |            | ± 20        | V     |
| I <sub>D</sub>                    | Drain Current – Continuous              | (Note 1a)  | 3.4         | A     |
|                                   | – Pulsed                                |            | 20          |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation    |            | 2           | W     |
|                                   | Power Dissipation for Single Operation  | (Note 1a)  | 1.6         |       |
|                                   |                                         | (Note 1b)  | 1.0         |       |
|                                   |                                         | (Note 1c)  | 0.9         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperat | ture Range | -55 to +175 | °C    |
| Therma                            | I Characteristics                       |            |             |       |
| $R_{\theta JA}$                   | Thermal Resistance, Junction-to-Ambient | (Note 1a)  | 78          | °C/W  |
| R <sub>eJC</sub>                  | Thermal Resistance, Junction-to-Case    | (Note 1)   | 40          | °C/W  |

| Device Marking Device |         | Reel Size | Tape width | Quantity   |  |
|-----------------------|---------|-----------|------------|------------|--|
| FDS3812               | FDS3812 | 13"       | 12mm       | 2500 units |  |

©2001 Fairchild Semiconductor Corporation

| Symbol                                        | Parameter                                         | Test Conditions                                                                             | Min | Тур | Max  | Units  |
|-----------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|--------|
| Drain-Sc                                      | ource Avalanche Ratings (Note                     | 2)                                                                                          |     | •   |      |        |
| W <sub>DSS</sub>                              | Single Pulse Drain-Source<br>Avalanche Energy     | $V_{DD} = 40 \text{ V},  I_D = 3.4 \text{ A}$                                               |     |     | 90   | mJ     |
| I <sub>AR</sub>                               | Maximum Drain-Source Avalanche<br>Current         |                                                                                             |     |     | 3.4  | A      |
| Off Char                                      | acteristics                                       |                                                                                             |     |     |      |        |
| BV <sub>DSS</sub>                             | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 V, I_D = 250 \mu A$                                                             | 80  |     |      | V      |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$          | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                              |     | 80  |      | mV/°C  |
| I <sub>DSS</sub>                              | Zero Gate Voltage Drain Current                   | $V_{\text{DS}} = 64 \text{ V}, \qquad V_{\text{GS}} = 0 \text{ V}$                          |     |     | 1    | μΑ     |
| I <sub>GSSF</sub>                             | Gate-Body Leakage, Forward                        | $V_{GS} = 20 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                        |     |     | 100  | nA     |
| I <sub>GSSR</sub>                             | Gate-Body Leakage, Reverse                        | $V_{GS} = -20 \text{ V} \qquad V_{DS} = 0 \text{ V}$                                        |     |     | -100 | nA     |
| On Char                                       | acteristics (Note 2)                              |                                                                                             |     |     |      |        |
| V <sub>GS(th)</sub>                           | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 250 \ \mu A$                                                        | 2   | 2.4 | 4    | V      |
| <u>ΔV<sub>GS(th)</sub></u><br>ΔT <sub>J</sub> | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 µA, Referenced to 25°C                                                          |     | -6  |      | mV/°C  |
| R <sub>DS(on)</sub>                           | Static Drain-Source                               | $V_{GS} = 10 \text{ V}, \qquad I_D = 3.4 \text{ A}$                                         |     | 53  | 74   | mΩ     |
|                                               | On-Resistance                                     | $V_{GS} = 6.0 \text{ V}, \qquad I_D = 3.2 \text{ A}$                                        |     | 58  | 84   |        |
| 1                                             | On–State Drain Current                            | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 3.4 \text{ A}, \text{ T}_{J} = 125^{\circ}\text{C}$ | 20  | 94  | 140  | ^      |
| I <sub>D(on)</sub>                            |                                                   | $V_{GS} = 10 \text{ V}, \qquad V_{DS} = 5 \text{ V}$                                        | 20  | 4.4 |      | A<br>S |
| <b>g</b> <sub>FS</sub>                        | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, \qquad I_D = 3.4 \text{ A}$                                         |     | 14  |      | 5      |
| Dynamic                                       | Characteristics                                   |                                                                                             |     |     | •    |        |
| Ciss                                          | Input Capacitance                                 | $V_{DS} = 40 \text{ V}, \qquad V_{GS} = 0 \text{ V},$                                       |     | 634 |      | pF     |
| Coss                                          | Output Capacitance                                | f = 1.0 MHz                                                                                 |     | 58  |      | pF     |
|                                               | Reverse Transfer Capacitance                      | 1                                                                                           | 1   | 28  | 1    | pF     |

| Switching | Characteristics  | (Noto 2) |
|-----------|------------------|----------|
| Switching | Gilalacielistics | (Note 2) |

|                     | ing onal actoriotion (note 2) |                        |                         |     |    |    |
|---------------------|-------------------------------|------------------------|-------------------------|-----|----|----|
| t <sub>d(on)</sub>  | Turn–On Delay Time            | V <sub>DD</sub> =40 V, | $I_D = 1 A$ ,           | 7   | 14 | ns |
| tr                  | Turn–On Rise Time             | $V_{GS} = 10 V$ ,      | $R_{GEN} = 6 \Omega$    | 3   | 6  | ns |
| t <sub>d(off)</sub> | Turn–Off Delay Time           |                        |                         | 24  | 28 | ns |
| t <sub>f</sub>      | Turn–Off Fall Time            |                        |                         | 4   | 8  | ns |
| Qg                  | Total Gate Charge             | $V_{DS} = 40 V$ ,      | I <sub>D</sub> = 3.4 A, | 13  | 18 | nC |
| Q <sub>gs</sub>     | Gate-Source Charge            | $V_{GS} = 10 V$        | 0 V                     | 2.4 |    | nC |
| $Q_{gd}$            | Gate-Drain Charge             |                        |                         | 2.8 |    | nC |

# **Drain–Source Diode Characteristics and Maximum Ratings**

<u>α</u>φφρ

| Is              | Maximum Continuous Drain–Source Diode Forward Current |                                                      |    | 1.3 | А   |   |
|-----------------|-------------------------------------------------------|------------------------------------------------------|----|-----|-----|---|
| V <sub>SD</sub> | Drain–Source Diode Forward<br>Voltage                 | $V_{GS} = 0 \ V,  I_S = 1.3 \ A \qquad (\text{Note}$ | 2) | 0.8 | 1.2 | V |

### Notes:

1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $\rm R_{\theta JC}$  is guaranteed by design while  $\rm R_{\theta CA}$  is determined by the user's board design.





b) 125°C/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper

c) 135°C/W when mounted on a minimum pad.

FDS3812



FDS3812 Rev B1(W)



FDS3812

#### TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FAST<sup>®</sup> ACEx™ **OPTOPLANAR™** SuperSOT<sup>™</sup>-3 FASTr™ PACMAN™ SuperSOT<sup>™</sup>-6 Bottomless™ CoolFET™ POP™ FRFET™ SuperSOT<sup>™</sup>-8 CROSSVOLT™ SyncFET™ GlobalOptoisolator<sup>™</sup> PowerTrench<sup>®</sup> GTO™ TinyLogic™ DenseTrench™ QFET™ UHC™ HiSeC™ QS™ DOME™ **EcoSPARK**<sup>™</sup> **ISOPLANAR™** QT Optoelectronics<sup>™</sup> UltraFET<sup>®</sup> VCX™ E<sup>2</sup>CMOS<sup>™</sup> LittleFET™ Quiet Series<sup>™</sup> SILENT SWITCHER® EnSigna™ MicroFET™ FACT™ MICROWIRE™ SMART START™ Stealth™ OPTOLOGIC™ FACT Quiet Series™

# DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

# LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS

Definition of Terms

| Product Status            | Definition                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |