

# FDG314P

# **Digital FET, P-Channel**

### **General Description**

This P-Channel enhancement mode field effect transistor is produced using Fairchild Semiconductor's proprietary, high cell density, DMOS technology. This very high density process is tailored to minimize onstate resistance at low gate drive conditions. This device is designed especially for battery power applications such as notebook computers and cellular phones. This device has excellent on-state resistance even at gate drive voltages as low as 2.5 volts.

## **Applications**

- Power Management
- Load switch
- Signal switch

### **Features**

- -0.65 A, -25 V. R<sub>DS(ON)</sub> = 1.1  $\Omega$  @ V<sub>GS</sub> = -4.5 V R<sub>DS(ON)</sub> = 1.5  $\Omega$  @ V<sub>GS</sub> = -2.7 V.
- Very low gate drive requirements allowing direct operation in 3V cirucuits (V<sub>GS(th)</sub> <1.5 V).</li>
- Gate-Source Zener for ESD ruggedness (>6 kV Human Body Model).
- Compact industry standard SC70-6 surface mount package.





## Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                                                        |           | Ratings     | Units |
|-----------------------------------|----------------------------------------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                                             |           | -25         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                                              |           | ±8          | V     |
| I <sub>D</sub>                    | Drain Current - Continuous                                                       | (Note 1a) | -0.65       | А     |
|                                   | - Pulsed                                                                         |           | -1.8        |       |
| P <sub>D</sub>                    | Power Dissipation for Single Operation                                           | (Note 1a) | 0.75        | W     |
|                                   |                                                                                  | (Note 1b) | 0.48        |       |
| T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction Temperature Range                                 |           | -55 to +150 | °C    |
| ESD                               | Electrostatic Discharge Rating MIL-STD-883D<br>Human Body Model (100pf/1500 Ohm) |           | 6.0         | kV    |

# **Thermal Characteristics**

| $R_{_{\theta}JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 260 | °C/W |
|-------------------|-----------------------------------------|-----------|-----|------|

**Package Marking and Ordering Information** 

| Device Marking | Device  | Reel Size | Tape Width | Quantity   |
|----------------|---------|-----------|------------|------------|
| .14            | FDG314P | 7"        | 8mm        | 3000 units |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                              | Min   | Тур                  | Max               | Units |
|---------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|-------------------|-------|
| Off Chara                                   | acteristics                                       |                                                                                                                                                                              | !     |                      |                   | !     |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                                                                                             | -25   |                      |                   | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                     |       | -19                  |                   | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = 0 V                                                                                                                               |       |                      | -1                | μΑ    |
| I <sub>GSS</sub>                            | Gate-Body Leakage Current                         | V <sub>GS</sub> = -8 V, V <sub>DS</sub> = 0 V                                                                                                                                |       |                      | -100              | nA    |
| On Chara                                    | acteristics (Note 2)                              |                                                                                                                                                                              |       |                      |                   |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                                        | -0.65 | -0.72                | -1.5              | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                                     |       | 2                    |                   | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain-Source<br>On-Resistance              | $V_{GS} = -4.5 \text{ V}, I_D = -0.5 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}, I_D = -0.5 \text{ A} @ 125^{\circ}\text{C}$<br>$V_{GS} = -2.7 \text{ V}, I_D = -0.25 \text{ A}$ |       | 0.77<br>1.08<br>1.06 | 1.1<br>1.8<br>1.5 | Ω     |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = -4.5 \text{ V}, V_{DS} = -5 \text{ V}$                                                                                                                             | -1    |                      |                   | Α     |
| <b>g</b> FS                                 | Forward Transconductance                          | $V_{DS} = -4.5 \text{ V}, I_{D} = -0.5 \text{ A}$                                                                                                                            |       | 0.9                  |                   | S     |
| Dynamic                                     | Characteristics                                   | •                                                                                                                                                                            |       |                      |                   |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                              |       | 63                   |                   | pF    |
| Coss                                        | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                  |       | 34                   |                   | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                                                                                                                              |       | 10                   |                   | pF    |
| Switchin                                    | g Characteristics (Note 2)                        |                                                                                                                                                                              |       |                      |                   |       |
| t <sub>d(on)</sub>                          | Turn-On Delay Time                                | $V_{DD} = -6 \text{ V}, I_{D} = -0.5 \text{ A},$                                                                                                                             |       | 7                    | 20                | ns    |
| t <sub>r</sub>                              | Turn-On Rise Time                                 | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 50 $\Omega$                                                                                                                                   |       | 8                    | 20                | ns    |
| t <sub>d(off)</sub>                         | Turn-Off Delay Time                               | ]                                                                                                                                                                            |       | 55                   | 110               | ns    |
| t <sub>f</sub>                              | Turn-Off Fall Time                                |                                                                                                                                                                              |       | 35                   | 70                | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = -5 \text{ V}, I_{D} = -0.25 \text{ A},$                                                                                                                            |       | 1.1                  | 1.5               | nC    |
| Qgs                                         | Gate-Source Charge                                | V <sub>GS</sub> = -4.5 V                                                                                                                                                     |       | 0.32                 |                   | nC    |
| $Q_{gd}$                                    | Gate-Drain Charge                                 |                                                                                                                                                                              |       | 0.25                 |                   | nC    |
| Drain-So                                    | urce Diode Characteristics                        | and Maximum Ratings                                                                                                                                                          |       |                      |                   |       |
| Is                                          | Maximum Continuous Drain-Source                   |                                                                                                                                                                              |       |                      | -0.42             | Α     |
| V <sub>SD</sub>                             | Drain-Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V}, I_{S} = -0.42 \text{ A}$ (Note 2)                                                                                                                     |       | -0.85                | -1.2              | V     |

#### Notes

FDG314P Rev.C

<sup>1.</sup>  $R_{QJA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{QJC}$  is guaranteed by design while  $R_{QCA}$  is determined by the user's board design.

a) 170°C/W when mounted on a 1 in² pad of 2oz copper.

b) 260°C/W when mounted on a minimum mounting pad.

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

FDG314P Rev.C



### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ FASTr™ QFET™ VCX™

Bottomless<sup>™</sup> GlobalOptoisolator<sup>™</sup> QS<sup>™</sup>

CoolFET™ GTO™ QT Optoelectronics™

CROSSVOLT™ HiSeC™ Quiet Series™ DOME™ ISOPLANAR™ SuperSOT™-3 E<sup>2</sup>CMOS<sup>TM</sup> MICROWIRE™ SuperSOT™-6 OPTOLOGIC™ EnSigna™ SuperSOT™-8 FACT™ OPTOPLANAR™ SyncFET™ POP™ FACT Quiet Series™ TinyLogic™

FAST® PowerTrench® UHC™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. F