

## High-side driver

Datasheet - production data

### **Features**

| Туре                                                                       | R <sub>DS(on)</sub> | I <sub>OUT</sub> | V <sub>CC</sub> |
|----------------------------------------------------------------------------|---------------------|------------------|-----------------|
| VN820-E<br>VN820SP-E<br>VN820B5-E<br>VN820PT-E<br>VN820-12-E<br>VN820-11-E | 40 mΩ               | 9 A              | 36 V            |

- ECOPACK®: lead free and RoHS compliant
- Automotive Grade: compliance with AEC guidelines
- Very low stadby current
- CMOS compatible input
- On-state open-load detection
- Off-state open-load detection
- Thermal shutdown protection and diagnosis
- Undervoltage shutdown
- Overvoltage clamp
- Output stuck to V<sub>CC</sub> detection
- Load current limitation
- Reverse battery protection
- Electrostatic discarge protection



### **Description**

The VN820-E is a monolithic device designed in STMicroelectronic's VIPower  $^{\circledR}$  M0-3 technology. The VN820-E is intended for driving any type of load with one side connected to ground. The active  $V_{CC}$  pin voltage clamp protects the device against low energy spikes.

Active current limitation combined with thermal shutdown and automatic restart protect the device against overload. The device detects the openload condition in both on- and off-state mode. In the off-state the device detects if the output is shorted to  $V_{CC}$ . The device automatically turns off where the ground pin becomes disconnected.

Table 1. Device summary

| Pookogo            | Order codes                         |               |  |  |
|--------------------|-------------------------------------|---------------|--|--|
| Package            | Tube                                | Tape and reel |  |  |
| PENTAWATT          | VN820-E<br>VN820-12-E<br>VN820-11-E | -             |  |  |
| PowerSO-10         | VN820SP-E                           | VN820SPTR-E   |  |  |
| P <sup>2</sup> PAK | VN820B5-E                           | VN820B5TR-E   |  |  |
| PPAK               | VN820PT-E                           | VN820PTTR-E   |  |  |

September 2013 Doc ID 10890 Rev 8 1/44

Contents VN820-E

## **Contents**

| 1 | Bloc | ck diagram and pin description                                                                | 7    |
|---|------|-----------------------------------------------------------------------------------------------|------|
| 2 | Elec | trical specifications                                                                         | 8    |
|   | 2.1  | Absolute maximum ratings                                                                      | 8    |
|   | 2.2  | Thermal data                                                                                  | 9    |
|   | 2.3  | Electrical characteristics                                                                    | . 10 |
|   | 2.4  | Electrical characteristics curves                                                             | . 15 |
| 3 | Арр  | lication information                                                                          | . 18 |
|   | 3.1  | GND protection network against reverse battery                                                | . 18 |
|   |      | 3.1.1 Solution 1: resistor in the ground line (RGND only)                                     | 18   |
|   |      | 3.1.2 Solution 2: diode (DGND) in the ground line                                             | 19   |
|   | 3.2  | Load dump protection                                                                          | . 19 |
|   | 3.3  | MCU I/Os protection                                                                           | . 19 |
|   | 3.4  | Open-load detection in off-state                                                              | . 19 |
|   | 3.5  | PowerSO-10, $P^2PAK$ , PPAK, PENTAWATT maximum demagnetization energy ( $V_{CC} = 13.5V$ ) 21 |      |
| 4 | Pack | kage and PCB thermal data                                                                     | . 22 |
|   | 4.1  | P <sup>2</sup> PAK thermal data                                                               | . 22 |
|   | 4.2  | PPAK thermal data                                                                             | . 25 |
|   | 4.3  | PowerSO-10 thermal data                                                                       | . 28 |
| 5 | Pack | kage and packing information                                                                  | . 31 |
|   | 5.1  | ECOPACK <sup>®</sup> packages                                                                 | . 31 |
|   | 5.2  | PENTAWATT mechanical data                                                                     | . 31 |
|   | 5.3  | P <sup>2</sup> PAK mechanical data                                                            | . 33 |
|   | 5.4  | PPAK mechanical data                                                                          | . 35 |
|   | 5.5  | PowerSO-10 mechanical data                                                                    | . 37 |
|   | 5.6  | PENTAWATT packing information                                                                 | . 39 |
|   | 5.7  | P <sup>2</sup> PAK packing information                                                        | . 39 |
|   | 5.8  | PPAK packing information                                                                      | . 40 |
|   |      |                                                                                               |      |



| VN820-E |      | Cor                            | ntents |
|---------|------|--------------------------------|--------|
|         | 5.9  | PowerSO-10 packing information | 42     |
| 6       | Revi | ision history                  | 43     |

List of tables VN820-E

## List of tables

| Device summary                        | . 1                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Absolute maximum ratings              |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Thermal data                          | . 9                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Power                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Switching (V <sub>CC</sub> = 13 V)    | 10                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Input pin                             | 11                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>CC</sub> output diode          | 11                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Status pin                            | 11                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Protections                           | 11                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Open-load detection                   | 12                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Truth table                           |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Electrical transient requirements     | 13                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P <sup>2</sup> PAK thermal parameters | 24                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PPAK thermal parameters               | 27                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PowerSO-10 thermal parameters         | 30                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PENTAWATT mechanical data             | 32                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PPAK mechanical data                  |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PowerSO-10 mechanical data            |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Document revision history             | 43                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                       | Thermal data.  Power  Switching (V <sub>CC</sub> = 13 V) Input pin  V <sub>CC</sub> output diode.  Status pin  Protections  Open-load detection  Truth table.  Electrical transient requirements  P <sup>2</sup> PAK thermal parameters  PPAK thermal parameters  POWerSO-10 thermal parameters  PENTAWATT mechanical data  P <sup>2</sup> PAK mechanical data  PPAK mechanical data  PPAK mechanical data  POWerSO-10 mechanical data |



VN820-E List of figures

# List of figures

| Figure 1.                                                                                                                                                                                                                              | Block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Figure 2.                                                                                                                                                                                                                              | Configuration diagram (top view)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                           |
| Figure 3.                                                                                                                                                                                                                              | Current and voltage conventions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |
| Figure 4.                                                                                                                                                                                                                              | Status timings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                           |
| Figure 5.                                                                                                                                                                                                                              | Switching time waveforms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |
| Figure 6.                                                                                                                                                                                                                              | Waveforms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                           |
| Figure 7.                                                                                                                                                                                                                              | Off-state output current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |
| Figure 8.                                                                                                                                                                                                                              | High-level input current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |
| Figure 9.                                                                                                                                                                                                                              | Input clamp voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                           |
| Figure 10.                                                                                                                                                                                                                             | Status leakage current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                           |
| Figure 11.                                                                                                                                                                                                                             | Status low output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                           |
| Figure 12.                                                                                                                                                                                                                             | Status clamp voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                           |
| Figure 13.                                                                                                                                                                                                                             | On-state resistance vs T <sub>case</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |
| Figure 14.                                                                                                                                                                                                                             | On-state resistance vs V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16                                                        |
| Figure 15.                                                                                                                                                                                                                             | Open-load on-state detection threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 16                                                        |
| Figure 16.                                                                                                                                                                                                                             | Input high-level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                           |
| Figure 17.                                                                                                                                                                                                                             | Input low-level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |
| Figure 18.                                                                                                                                                                                                                             | Input hysteresis voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                           |
| Figure 19.                                                                                                                                                                                                                             | Overvoltage shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                           |
| Figure 20.                                                                                                                                                                                                                             | Open-load off-state voltage detection threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |
| Figure 21.                                                                                                                                                                                                                             | Turn-on voltage slope                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                           |
| Figure 22.                                                                                                                                                                                                                             | Turn-off voltage slope                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                           |
| Figure 23.                                                                                                                                                                                                                             | Ilim vs Tcase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                           |
| Figure 24.                                                                                                                                                                                                                             | Application schematic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                           |
|                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |
| -                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |
| Figure 25.<br>Figure 26.                                                                                                                                                                                                               | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20                                                        |
| Figure 25.<br>Figure 26.                                                                                                                                                                                                               | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20<br>nce<br>21                                           |
| Figure 25.<br>Figure 26.<br>Figure 27.                                                                                                                                                                                                 | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20<br>nce<br>21                                           |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.                                                                                                                                                                                   | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20<br>nce<br>21<br>22                                     |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.                                                                                                                                                                     | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20<br>nce<br>21<br>22<br>22                               |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.                                                                                                                                                       | Open-load detection in off-state PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions P <sup>2</sup> PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20<br>nce<br>21<br>22<br>22<br>23                         |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.                                                                                                                                         | Open-load detection in off-state PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta P <sup>2</sup> PAK PC board P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions P <sup>2</sup> PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20 nce 21 22 22 23 23 25                                  |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.                                                                                                                           | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20 nce 21 22 22 23 23 25                                  |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.                                                                                                             | Open-load detection in off-state  PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board  P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions  P <sup>2</sup> PAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20 nce 21 22 22 23 25 25 26                               |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.                                                                                               | Open-load detection in off-state  PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board  P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions  P <sup>2</sup> PAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PPAK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 nce 21 22 23 23 25 25 26 26                            |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.                                                                                 | Open-load detection in off-state  PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board  P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions  P <sup>2</sup> PAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PPAK  PowerSO-10 PC board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 20 nce 21 22 23 23 25 25 26 26 28                         |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.                                                                   | Open-load detection in off-state PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions P <sup>2</sup> PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK.  PPAK PC board PPAK Rthj-amb vs PCB copper area in open box free air conditions PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK PowerSO-10 PC board PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20 nce 21 22 23 23 25 25 26 26 28 28                      |
| Figure 25.<br>Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.                                                     | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20 nce 21 22 23 23 25 25 26 26 28 28 29                   |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38.                                                                              | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20 nce 21 22 23 23 25 25 26 26 28 28 29 29                |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39.                                                                   | Open-load detection in off-state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20 nce 21 22 23 23 25 26 26 28 28 29 31                   |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40.                                                        | Open-load detection in off-state PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta P <sup>2</sup> PAK PC board P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions P <sup>2</sup> PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK. PPAK PC board PPAK Rthj-amb vs PCB copper area in open box free air conditions PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK PowerSO-10 PC board PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions PowerSO-10 thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PowerSO-10 PENTAWATT package dimensions P <sup>2</sup> PAK package dimensions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20 nce 21 22 23 25 25 26 26 28 29 29 31 33                |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41.                                             | Open-load detection in off-state PowerSO-10, P2PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P2PAK PC board P2PAK Rthj-amb vs PCB copper area in open box free air conditions P2PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P2PAK. PPAK PC board PPAK Rthj-amb vs PCB copper area in open box free air conditions PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK PowerSO-10 PC board PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions PowerSO-10 thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PowerSO-10 PENTAWATT package dimensions P2PAK package dimensions PPAK package dimensions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20 nce 21 22 23 25 25 26 26 28 29 29 31 33 35             |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42.                                  | Open-load detection in off-state PowerSO-10, P <sup>2</sup> PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P <sup>2</sup> PAK PC board  P <sup>2</sup> PAK Rthj-amb vs PCB copper area in open box free air conditions  P <sup>2</sup> PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P <sup>2</sup> PAK.  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK  PowerSO-10 PC board  PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions  PowerSO-10 thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PowerSO-10  PENTAWATT package dimensions  P <sup>2</sup> PAK package dimensions  PAK package dimensions  PowerSO-10 package dimensions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20 nce 21 22 23 25 25 26 26 28 28 29 31 33 35 37          |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43.                       | Open-load detection in off-state PowerSO-10, P²PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P²PAK PC board P²PAK Rthj-amb vs PCB copper area in open box free air conditions P²PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P²PAK. PPAK PC board PPAK Rthj-amb vs PCB copper area in open box free air conditions PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK PowerSO-10 PC board PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions PowerSO-10 thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PowerSO-10 PENTAWATT package dimensions P²PAK package dimensions PPAK package dimensions PowerSO-10 package dimensions PowerSO-10 package dimensions PENTAWATT tube shipment (no suffix)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20 nce 21 22 23 25 25 26 26 28 29 31 33 35 37 39          |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44.            | Open-load detection in off-state  PowerSO-10, P²PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P²PAK PC board  P²PAK Rthj-amb vs PCB copper area in open box free air conditions  P²PAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in P²PAK  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PPAK  PowerSO-10 PC board  PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions  PowerSO-10 thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PowerSO-10  PENTAWATT package dimensions  P²PAK package dimensions  PPAK tube shipment (no suffix)  P²PAK tube shipment (no suffix)                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 nce 21 22 23 23 25 26 26 28 29 29 31 33 35 37 39 39    |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45. | Open-load detection in off-state PowerSO-10, P2PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P2PAK PC board P2PAK Rthj-amb vs PCB copper area in open box free air conditions P2PAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in P2PAK.  PPAK PC board PPAK Rthj-amb vs PCB copper area in open box free air conditions PPAK thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PPAK PowerSO-10 PC board. PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions PowerSO-10 thermal impedance junction ambient single pulse Thermal fitting model of a single channel HSD in PowerSO-10 PENTAWATT package dimensions P2PAK package dimensions PAK package dimensions PowerSO-10 package dimensions | 20 nce 21 22 23 25 25 26 26 28 29 31 33 35 37 39 39       |
| Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44.            | Open-load detection in off-state  PowerSO-10, P²PAK, PPAK, PENTAWATT maximum turn-off current versus inducta  P²PAK PC board  P²PAK Rthj-amb vs PCB copper area in open box free air conditions  P²PAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in P²PAK  PPAK PC board  PPAK Rthj-amb vs PCB copper area in open box free air conditions  PPAK thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PPAK  PowerSO-10 PC board  PowerSO-10 Rthj-amb vs PCB copper area in open box free air conditions  PowerSO-10 thermal impedance junction ambient single pulse  Thermal fitting model of a single channel HSD in PowerSO-10  PENTAWATT package dimensions  P²PAK package dimensions  PPAK tube shipment (no suffix)  P²PAK tube shipment (no suffix)                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 nce 21 22 23 25 25 26 26 28 29 31 33 35 37 39 39 40 40 |



| List of figur | res VN820-E                                     |
|---------------|-------------------------------------------------|
|               |                                                 |
| Figure 48.    | PPAK tape and reel (suffix "TR")                |
| Figure 49.    | PowerSO-10 suggested pad layout                 |
| Figure 50.    | PowerSO-10 tube shipment (no suffix)            |
| Figure 51.    | PowerSO-10 tape and reel shipment (suffix "TR") |

## 1 Block diagram and pin description

Figure 1. Block diagram



Figure 2. Configuration diagram (top view)



Table 2. Suggested connections for unused and not connected pins

| Connection / pin | Status | N.C. | Output | Input                          |
|------------------|--------|------|--------|--------------------------------|
| Floating         | Х      | Х    | Х      | X                              |
| To ground        |        | Х    |        | Through 10 K $\Omega$ resistor |

## 2 Electrical specifications

INPUT VCC VCC VIN VSTAT VOUT VOUT GAPGRI00165

Figure 3. Current and voltage conventions

## 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the *Table 3* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to Absolute maximum rating conditions for extended periods may affect device reliability.

| Table 3. | Absolute maximum rating | S |
|----------|-------------------------|---|
|          |                         |   |

| Comple of         | Devenuetos                                                                                                         | Value      |                              |                    |      | 1121 |
|-------------------|--------------------------------------------------------------------------------------------------------------------|------------|------------------------------|--------------------|------|------|
| Symbol            | Parameter                                                                                                          | PowerSO-10 | PENTAWATT                    | P <sup>2</sup> PAK | PPAK | Unit |
| $V_{CC}$          | DC supply voltage                                                                                                  |            | 41                           |                    |      | V    |
| -V <sub>CC</sub>  | Reverse DC supply voltage                                                                                          |            | - 0.3                        |                    |      | V    |
| -I <sub>gnd</sub> | DC reverse ground pin current                                                                                      |            | - 200                        |                    |      | mA   |
| I <sub>OUT</sub>  | DC output current                                                                                                  |            | Internally limited           |                    |      | Α    |
| -l <sub>OUT</sub> | Reverse DC output current                                                                                          |            | - 9                          |                    |      | Α    |
| I <sub>IN</sub>   | DC input current                                                                                                   | +/- 10     |                              |                    | mA   |      |
| I <sub>STAT</sub> | DC Status current                                                                                                  | +/- 10     |                              |                    |      | mA   |
| V <sub>ESD</sub>  | Electrostatic discharge (human body model: R = 1.5 KΩ; C = 100 pF)  - INPUT  - STATUS  - OUTPUT  - V <sub>CC</sub> |            | 4000<br>4000<br>5000<br>5000 |                    |      | >    |

\_\_\_\_\_

Table 3. Absolute maximum ratings (continued)

| Symbol           | Parameter                                                                                                                     | Value                                        |             |      |       | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------|------|-------|------|
| Symbol           | Faranteter                                                                                                                    | PowerSO-10 PENTAWATT P <sup>2</sup> PAK PPAK |             | PPAK | Offic |      |
| E <sub>MAX</sub> | Maximum switching energy (L = 1.4 mH; $R_L$ = 0 $\Omega$ ; $V_{bat}$ = 13.5 V; $T_{jstart}$ = 150 $^{\circ}$ C; $I_L$ = 13 A) | 156                                          |             |      |       | mJ   |
| P <sub>tot</sub> | Power dissipation T <sub>C</sub> = 25 °C                                                                                      | 65.8                                         |             |      |       | W    |
| Tj               | Junction operating temperature                                                                                                | Internally limited                           |             |      | °C    |      |
| T <sub>c</sub>   | Case operating temperature                                                                                                    | - 40 to 150                                  |             | °C   |       |      |
| T <sub>stg</sub> | Storage temperature                                                                                                           |                                              | - 55 to 150 |      |       | °C   |

## 2.2 Thermal data

Table 4. Thermal data

| Symbol                | Parameter                       | Max. value          |                     |                     |                     | Unit  |
|-----------------------|---------------------------------|---------------------|---------------------|---------------------|---------------------|-------|
| Symbol                | Parameter                       | PowerSO-10          | PENTAWATT           | P <sup>2</sup> PAK  | PPAK                | Uilit |
| R <sub>thj-case</sub> | Thermalresistance junction-case | 1.9                 | 1.9                 | 1.9                 | 1.9                 | °C/W  |
| R <sub>thj-lead</sub> | Thermalresistance junction-lead | -                   | -                   | -                   | -                   | °C/W  |
| Ь                     | Thermalresistance               | 51.9 <sup>(1)</sup> | 61.9 <sup>(2)</sup> | 51.9 <sup>(2)</sup> | 76.9 <sup>(2)</sup> | °C/W  |
| R <sub>thj-amb</sub>  | junction-ambient                | 37 <sup>(2)</sup>   | -                   | 37 <sup>(4)</sup>   | 45 <sup>(4)</sup>   | °C/W  |

<sup>1.</sup> When mounted on a standard single-sided FR-4 board with 0.5cm<sup>2</sup> of Cu (at least 35µm thick).

<sup>2.</sup> When mounted on a standard single-sided FR-4 board with  $6\text{cm}^2$  of Cu (at least  $35\mu\text{m}$  thick).

## 2.3 Electrical characteristics

Values specified in this section are for 8 V <  $V_{CC}$  < 36 V; -40  $^{\circ}C$  < Tj < 150  $^{\circ}C$ , unless otherwise stated.

Table 5. Power

| Symbol               | Parameter                        | Test conditions                                                                                                     | Min. | Тур. | Max.     | Unit |
|----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|----------|------|
| V <sub>CC</sub>      | Operating supply voltage         |                                                                                                                     | 5.5  | 13   | 36       | V    |
| V <sub>USD</sub>     | Undervoltage shutdown            |                                                                                                                     | 3    | 4    | 5.5      | V    |
| V <sub>USDhyst</sub> | Undervoltage shutdown hysteresis |                                                                                                                     |      | 0.5  |          | ٧    |
| V <sub>OV</sub>      | Overvoltage shutdown             |                                                                                                                     | 36   |      |          | V    |
| R <sub>ON</sub>      | On-state resistance              | $I_{OUT} = 3 \text{ A}; T_j = 25 \text{ °C}; V_{CC} > 8 \text{ V}$<br>$I_{OUT} = 3 \text{ A}; V_{CC} > 8 \text{ V}$ |      |      | 40<br>80 | mΩ   |
|                      |                                  | Off-state; $V_{CC} = 13 \text{ V}$ ;<br>$V_{IN} = V_{OUT} = 0 \text{ V}$                                            |      | 10   | 25       | μΑ   |
| I <sub>S</sub>       | Supply current                   | Off-state; $V_{CC} = 13 \text{ V}$ ;<br>$V_{IN} = V_{OUT} = 0 \text{ V}$ ; $T_j = 25 ^{\circ}\text{C}$              |      | 10   | 20       | μΑ   |
|                      |                                  | On-state; $V_{CC} = 13 \text{ V}; V_{IN} = 5 \text{ V};$ $I_{OUT} = 0 \text{ A}$                                    |      | 2    | 3.5      | mA   |
| $I_{L(off1)}$        | Off-state output current         | $V_{IN} = V_{OUT} = 0 V$                                                                                            | 0    |      | 50       | μΑ   |
| I <sub>L(off2)</sub> | Off-state output current         | V <sub>IN</sub> = 0 V; V <sub>OUT</sub> = 3.5 V                                                                     | -75  |      | 0        | μΑ   |
| I <sub>L(off3)</sub> | Off-state output current         | $V_{IN} = V_{OUT} = 0 \text{ V}; V_{CC} = 13 \text{ V};$<br>$T_j = 125^{\circ}\text{C}$                             |      |      | 5        | μΑ   |
| I <sub>L(off4)</sub> | Off-state output current         | $V_{IN} = V_{OUT} = 0 \text{ V}; V_{CC} = 13 \text{ V};$<br>$T_j = 25 \text{ °C}$                                   |      |      | 3        | μΑ   |

Table 6. Switching  $(V_{CC} = 13 \text{ V})$ 

| Symbol                                 | Parameter              | Test conditions                                                     | Min.          | Тур.            | Max. | Unit |
|----------------------------------------|------------------------|---------------------------------------------------------------------|---------------|-----------------|------|------|
| t <sub>d(on)</sub>                     | Turn-on delay time     | $R_L = 4.3~\Omega$ from $V_{IN}$ rising edge to $V_{OUT} = 1.3~V$   |               | 30              |      | μs   |
| t <sub>d(off)</sub>                    | Turn-off delay time    | $R_L = 4.3 \Omega$ from $V_{IN}$ falling edge to $V_{OUT} = 11.7 V$ |               | 30              |      | μs   |
| dV <sub>OUT</sub> /dt <sub>(on)</sub>  | Turn-on voltage slope  | $R_L = 4.3 \Omega$ from $V_{OUT} = 1.3 V$ to $V_{OUT} = 10.4 V$     | See Figure 21 |                 | 21   | V/µs |
| dV <sub>OUT</sub> /dt <sub>(off)</sub> | Turn-off voltage slope | $R_L = 4.3 \Omega$ from $V_{OUT} = 11.7 V$ to $V_{OUT} = 1.3 V$     | See           | e <i>Figure</i> | 22   | V/µs |

Table 7. Input pin

| Symbol            | Parameter                | Test conditions                                   | Min. | Тур.         | Max. | Unit   |
|-------------------|--------------------------|---------------------------------------------------|------|--------------|------|--------|
| V <sub>IL</sub>   | Input low-level          |                                                   |      |              | 1.25 | V      |
| I <sub>IL</sub>   | Low-level input current  | V <sub>IN</sub> = 1.25 V                          | 1    |              |      | μΑ     |
| V <sub>IH</sub>   | Input high-level         |                                                   | 3.25 |              |      | V      |
| I <sub>IH</sub>   | High-level input current | V <sub>IN</sub> = 3.25 V                          |      |              | 10   | μΑ     |
| V <sub>hyst</sub> | Input hysteresis voltage |                                                   | 0.5  |              |      | V      |
| V <sub>ICL</sub>  | Input clamp voltage      | I <sub>IN</sub> = 1m A<br>I <sub>IN</sub> = -1m A | 6    | 6.8<br>- 0.7 | 8    | V<br>V |

## Table 8. V<sub>CC</sub> output diode

| Symbol         | Parameter          | Test conditions                                   | Min. | Тур. | Max. | Unit |
|----------------|--------------------|---------------------------------------------------|------|------|------|------|
| V <sub>F</sub> | Forward on voltage | - I <sub>OUT</sub> = 2 A; T <sub>j</sub> = 150 °C | -    | -    | 0.6  | V    |

### Table 9. Status pin

| Symbol             | Parameter                    | Test conditions                                       | Min. | Тур.         | Max. | Unit   |
|--------------------|------------------------------|-------------------------------------------------------|------|--------------|------|--------|
| V <sub>STAT</sub>  | Status low output voltage    | I <sub>STAT</sub> = 1.6 mA                            |      |              | 0.5  | V      |
| I <sub>LSTAT</sub> | Status leakage current       | Normal operation; V <sub>STAT</sub> = 5 V             |      |              | 10   | μΑ     |
| C <sub>STAT</sub>  | Status pin input capacitance | Normal operation; V <sub>STAT</sub> = 5 V             |      |              | 100  | pF     |
| V <sub>SCL</sub>   | Status clamp voltage         | I <sub>STAT</sub> = 1m A<br>I <sub>STAT</sub> = -1m A | 6    | 6.8<br>- 0.7 | 8    | V<br>V |

### Table 10. Protections<sup>(1)</sup>

| Symbol             | Parameter                          | Test conditions                                                | Min.                 | Тур.                 | Max.                 | Unit   |
|--------------------|------------------------------------|----------------------------------------------------------------|----------------------|----------------------|----------------------|--------|
| T <sub>TSD</sub>   | Shutdown temperature               |                                                                | 150                  | 175                  | 200                  | °C     |
| T <sub>R</sub>     | Reset temperature                  |                                                                | 135                  |                      |                      | °C     |
| T <sub>hyst</sub>  | Thermal hysteresis                 |                                                                | 7                    | 15                   |                      | °C     |
| t <sub>SDL</sub>   | Status delay in overload condition | $T_j > T_{jsh}$                                                |                      |                      | 20                   | ms     |
| I <sub>lim</sub>   | Current limitation                 | 9 V < V <sub>CC</sub> < 36 V<br>5.5 V < V <sub>CC</sub> < 36 V | 9                    | 13                   | 20<br>20             | A<br>A |
| V <sub>demag</sub> | Turn-off output clamp voltage      | I <sub>OUT</sub> = 3 A;<br>V <sub>IN</sub> = 0V;<br>L = 6 mH   | V <sub>CC</sub> - 41 | V <sub>CC</sub> - 48 | V <sub>CC</sub> - 55 | V      |

To ensure long term reliability under heavy overload or short circuit conditions, protection and related diagnostic signals must be used together with a proper software strategy. If the device operates under abnormal conditions this software must limit the duration and number of activation cycles.

**5**//

Table 11. Open-load detection

| Symbol                | Parameter                                       | Test conditions        | Min. | Тур. | Max. | Unit |
|-----------------------|-------------------------------------------------|------------------------|------|------|------|------|
| I <sub>OL</sub>       | Open-load on-state detection threshold          | V <sub>IN</sub> = 5 V  | 70   | 150  | 300  | mA   |
| t <sub>DOL(on)</sub>  | Open-load on-state detection delay              | I <sub>OUT</sub> = 0 A |      |      | 200  | μs   |
| V <sub>OL</sub>       | Open-load off-state voltage detection threshold | V <sub>IN</sub> = 0 V  | 1.5  | 2.5  | 3.5  | V    |
| t <sub>DOL(off)</sub> | Open-load detection delay at turn-off           |                        |      |      | 1000 | μs   |

Figure 4. Status timings



Figure 5. Switching time waveforms



12/44 Doc ID 10890 Rev 8

Table 12. Truth table

| Conditions                       | Input | Output | Status              |
|----------------------------------|-------|--------|---------------------|
| Normal operation                 | L     | L      | Н                   |
| Normal operation                 | Н     | Н      | Н                   |
|                                  | L     | L      | Н                   |
| Current limitation               | Н     | X      | $(T_j < T_{TSD}) H$ |
|                                  | Н     | X      | $(T_j > T_{TSD}) L$ |
| Overtemperature                  | L     | L      | Н                   |
| Overtemperature                  | Н     | L      | L                   |
| Lindonvoltago                    | L     | L      | Х                   |
| Undervoltage                     | Н     | L      | X                   |
| Overveltage                      | L     | L      | Н                   |
| Overvoltage                      | Н     | L      | Н                   |
| Output valtage - V               | L     | Н      | L                   |
| Output voltage > V <sub>OL</sub> | Н     | Н      | Н                   |
| Output ourront al                | L     | L      | Н                   |
| Output current < I <sub>OL</sub> | Н     | Н      | L                   |

Table 13. Electrical transient requirements

| ISO T/R              | Test level             |                        |                        |                        |                      |  |
|----------------------|------------------------|------------------------|------------------------|------------------------|----------------------|--|
| 7637/1<br>Test pulse | ı                      | II                     | III                    | IV                     | Delays and impedance |  |
| 1                    | - 25V <sup>(1)</sup>   | - 50V <sup>(1)</sup>   | - 75V <sup>(1)</sup>   | - 100V <sup>(1)</sup>  | 2ms, 10Ω             |  |
| 2                    | + 25V <sup>(1)</sup>   | + 50V <sup>(1)</sup>   | + 75V <sup>(1)</sup>   | + 100V <sup>(1)</sup>  | 0.2ms, 10Ω           |  |
| 3a                   | - 25V <sup>(1)</sup>   | - 50V <sup>(1)</sup>   | - 100V <sup>(1)</sup>  | - 150V <sup>(1)</sup>  | 0.1μs, 50Ω           |  |
| 3b                   | + 25V <sup>(1)</sup>   | + 50V <sup>(1)</sup>   | + 75V <sup>(1)</sup>   | + 100V <sup>(1)</sup>  | 0.1μs, 50Ω           |  |
| 4                    | - 4V <sup>(1)</sup>    | - 5V <sup>(1)</sup>    | - 6V <sup>(1)</sup>    | - 7V <sup>(1)</sup>    | 100ms, 0.01Ω         |  |
| 5                    | + 26.5V <sup>(1)</sup> | + 46.5V <sup>(2)</sup> | + 66.5V <sup>(2)</sup> | + 86.5V <sup>(2)</sup> | 400ms, 2Ω            |  |

<sup>1.</sup> All functions of the device are performed as designed after exposure to disturbance.

<sup>2.</sup> One or more functions of the device is not performed as designed after exposure and cannot be returned to proper operation without replacing the device.





### 2.4 Electrical characteristics curves

Figure 7. Off-state output current



Figure 8. High-level input current



Figure 9. Input clamp voltage

Vicl (V)

8

7.8

7.6

7.4

7.2

7

6.8

6.6

6.4

6.2

6

-50 -25 0 25 50 75 100 125 150 175

Tc (°C)

Figure 10. Status leakage current



Figure 11. Status low output voltage



Figure 12. Status clamp voltage



577

Doc ID 10890 Rev 8

15/44

Figure 13. On-state resistance vs  $T_{case}$  Figure 14. On-state resistance vs  $V_{CC}$ 





Figure 15. Open-load on-state detection Figure 16. Input high-level threshold





Figure 17. Input low-level



Figure 18. Input hysteresis voltage



16/44 Doc ID 10890 Rev 8

Figure 19. Overvoltage shutdown

Figure 20. Open-load off-state voltage detection threshold





Figure 21. Turn-on voltage slope

Figure 22. Turn-off voltage slope





Figure 23.  $I_{lim}$  vs  $T_{case}$ 



577

## 3 Application information

Figure 24. Application schematic



## 3.1 GND protection network against reverse battery

### 3.1.1 Solution 1: resistor in the ground line (R<sub>GND</sub> only)

This can be used with any type of load.

The following is an indication on how to set a dimension the R<sub>GND</sub> resistor.

- 1.  $R_{GND} \le 600 \text{ mV} / (I_{S(on)max}).$
- 2.  $R_{GND} \ge (-V_{CC}) / (-I_{GND})$

where - I<sub>GND</sub> is the DC reverse ground pin current and can be found in the absolute maximum rating section of the device datasheet.

Power Dissipation in  $R_{GND}$  (when  $V_{CC} < 0$ : during reverse battery situations) is:

$$P_{D} = (-V_{CC})^2 / R_{GND}$$

This resistor can be shared amongst several different HSDs. Please note that the value of this resistor should be calculated with formula (1) where  $I_{S(on)max}$  becomes the sum of the maximum on-state currents of the different devices.

Please note that if the microprocessor ground is not shared by the device ground then the  $R_{GND}$  produces a shift ( $I_{S(on)max} * R_{GND}$ ) in the input thresholds and the status output values. This shift does not vary depending on how many devices are ON in case of several high-side drivers sharing the same  $R_{GND}$ .

If the calculated power dissipation leads to a large resistor or several devices have to share the same resistor then ST suggests to utilize Solution 2 (see below).

577

18/44 Doc ID 10890 Rev 8

### 3.1.2 Solution 2: diode (D<sub>GND</sub>) in the ground line

A resistor ( $R_{GND}$  = 1k $\Omega$ ) should be inserted in parallel to  $D_{GND}$  if the device drives an inductive load.

This small signal diode can be safely shared amongst several different HSDs. Also in this case, the presence of the ground network produces a shift (≈600 mV) in the input threshold and in the status output values if the microprocessor ground is not common to the device ground. This shift not varies if more than one HSD shares the same diode/resistor network.

Series resistor in INPUT and STATUS lines are also required to prevent that, during battery voltage transient, the current exceeds the absolute maximum rating.

The safest configuration for unused INPUT and STATUS pin is to leave them unconnected.

### 3.2 Load dump protection

 $D_{ld}$  is necessary (Voltage Transient Suppressor) if the load dump peak voltage exceeds the  $V_{CC}$  max DC rating. The same applies if the device is subject to transients on the  $V_{CC}$  line that are greater than the ones shown in the ISO 7637-2: 2004(E) table.

### 3.3 MCU I/Os protection

If a ground protection network is used and negative transients are present on the  $V_{CC}$  line, the control pins are pulled negative. ST suggests to insert a resistor ( $R_{prot}$ ) in line to prevent the microcontroller I/Os pins from latching-up.

The value of these resistors is a compromise between the leakage current of microcontroller and the current required by the HSD I/Os (Input levels compatibility) with the latch-up limit of  $\mu$ C I/Os.

 $\text{-}V_{CCpeak}/I_{latchup} \leq R_{prot} \leq (V_{OH\mu C}\text{-}V_{IH}\text{-}V_{GND}) \; / \; I_{IHmax}$ 

Calculation example:

For  $V_{CCpeak}$ = - 100 V and  $I_{latchup} \ge 20$  mA;  $V_{OH\mu C} \ge 4.5$  V

 $5 kΩ \le R_{prot} \le 65 kΩ$ .

Recommended values:  $R_{prot} = 10 \text{ k}\Omega$ .

## 3.4 Open-load detection in off-state

Off-state open-load detection requires an external pull-up resistor ( $R_{PU}$ ) connected between OUTPUT pin and a positive supply voltage ( $V_{PU}$ ) like the +5 V line used to supply the microprocessor.

The external resistor has to be selected according to the following requirements:

- 1. no false open-load indication when load is connected: in this case we have to avoid  $V_{OUT}$  to be higher than  $V_{Olmin}$ ; this results in the following condition  $V_{OUT} = (V_{PU} / (R_L + R_{PU})) R_L < V_{Olmin}$ .
- 2. no misdetection when load is disconnected: in this case the  $V_{OUT}$  has to be higher than  $V_{OLmax}$ ; this results in the following condition  $R_{PU} < (V_{PU} V_{OLmax}) / I_{L(off2)}$ .



Doc ID 10890 Rev 8

19/44

Because  $I_{s(OFF)}$  may significantly increase if  $V_{out}$  is pulled high (up to several mA), the pull-up resistor  $R_{PU}$  should be connected to a supply that is switched off when the module is in standby.

The values of  $V_{OLmin}$ ,  $V_{OLmax}$  and  $I_{L(off2)}$  are available in the electrical characteristics section.

Figure 25. Open-load detection in off-state



# 3.5 PowerSO-10, P<sup>2</sup>PAK, PPAK, PENTAWATT maximum demagnetization energy (V<sub>CC</sub> = 13.5V)

Figure 26. PowerSO-10, P<sup>2</sup>PAK, PPAK, PENTAWATT maximum turn-off current versus inductance



Note:

Values are generated with  $R_L = 0~\Omega$ . In case of repetitive pulses,  $T_{jstart}$  (at beginning of each demagnetization) of every pulse must not exceed the temperature specified above for curves A and B.

57

Doc ID 10890 Rev 8

21/44

### Package and PCB thermal data 4

### P<sup>2</sup>PAK thermal data 4.1

Figure 27. P<sup>2</sup>PAK PC board



Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB FR4 area = 60 mm x 60 mm, PCB thickness = 2 mm, Cu thickness = 35  $\mu$ m, Copper areas: 0.97 cm<sup>2</sup>, 8 cm<sup>2</sup>). Note:

Figure 28.  $P^2PAKR_{thj-amb}$  vs PCB copper area in open box free air conditions





Figure 29. P<sup>2</sup>PAK thermal impedance junction ambient single pulse

### **Equation 1: pulse calculation formula**

$$\begin{split} &Z_{TH\delta} = R_{TH} \cdot \delta + Z_{THtp} (1 - \delta) \\ &\text{where } \delta = t_P / T \end{split}$$





57

Doc ID 10890 Rev 8

23/44

Table 14. P<sup>2</sup>PAK thermal parameters

| Area/island (cm <sup>2</sup> ) | 0.97   | 6  |
|--------------------------------|--------|----|
| R1 (°C/W)                      | 0.04   |    |
| R2 (°C/W)                      | 0.25   |    |
| R3 (°C/W)                      | 0.3    |    |
| R4 (°C/W)                      | 4      |    |
| R5 (°C/W)                      | 9      |    |
| R6 (°C/W)                      | 37     | 22 |
| C1 (W·s/°C)                    | 0.0008 |    |
| C2 (W·s/°C)                    | 0.007  |    |
| C3 (W·s/°C)                    | 0.015  |    |
| C4 (W·s/°C)                    | 0.4    |    |
| C5 (W·s/°C)                    | 2      |    |
| C6 (W·s/°C)                    | 3      | 5  |

### 4.2 PPAK thermal data

Figure 31. PPAK PC board



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB FR4 area = 60 mm x 60 mm, PCB thickness = 2 mm, Cu thickness=35  $\mu$ m, Copper areas: 0.44 cm<sup>2</sup>, 8 cm<sup>2</sup>).

Figure 32. PPAK R<sub>thj-amb</sub> vs PCB copper area in open box free air conditions





Figure 33. PPAK thermal impedance junction ambient single pulse

### **Equation 2: pulse calculation formula**

$$Z_{TH\delta} = R_{TH} \cdot \delta + Z_{THtp} (1 - \delta)$$
  
where  $\delta = t_P/T$ 



Table 15. PPAK thermal parameters

| Area/island (cm <sup>2</sup> ) | 0.44   | 6  |
|--------------------------------|--------|----|
| R1 (°C/W)                      | 0.04   |    |
| R2 (°C/W)                      | 0.25   |    |
| R3 (°C/W)                      | 0.3    |    |
| R4 (°C/W)                      | 2      |    |
| R5 (°C/W)                      | 15     |    |
| R6 (°C/W)                      | 61     | 24 |
| C1 (W·s/°C)                    | 0.0008 |    |
| C2 (W·s/°C)                    | 0.007  |    |
| C3 (W·s/°C)                    | 0.02   |    |
| C4 (W·s/°C)                    | 0.3    |    |
| C5 (W·s/°C)                    | 0.45   |    |
| C6 (W·s/°C)                    | 0.8    | 5  |

### 4.3 PowerSO-10 thermal data

Figure 35. PowerSO-10 PC board



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB FR4 area = 58 mm x 58 mm, PCB thickness = 2 mm, Cu thickness = 35  $\mu$ m, Copper areas: from minimum pad lay-out to 8 cm<sup>2</sup>).

Figure 36. PowerSO-10 R<sub>thj-amb</sub> vs PCB copper area in open box free air conditions





Figure 37. PowerSO-10 thermal impedance junction ambient single pulse

Equation 3: pulse calculation formula

$$\begin{split} Z_{TH\delta} &= R_{TH} \cdot \delta + Z_{THtp} (1 - \delta) \\ \text{where} \quad \delta &= t_p / T \end{split}$$





477

Table 16. PowerSO-10 thermal parameters

| Area / island (cm²) | Footprint | 6  |
|---------------------|-----------|----|
| R1 (°C/W)           | 0.04      |    |
| R2 (°C/W)           | 0.25      |    |
| R3 (°C/W)           | 0.25      |    |
| R4 (°C/W)           | 0.8       |    |
| R5 (°C/W)           | 12        |    |
| R6 (°C/W)           | 37        | 22 |
| C1 (W.s/°C)         | 0.0008    |    |
| C2 (W.s/°C)         | 7E-03     |    |
| C3 (W.s/°C)         | 0.015     |    |
| C4 (W.s/°C)         | 0.3       |    |
| C5 (W.s/°C)         | 0.75      |    |
| C6 (W.s/°C)         | 3         | 5  |

### 5 Package and packing information

### ECOPACK<sup>®</sup> packages 5.1

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

### **PENTAWATT** mechanical data 5.2



Figure 39. PENTAWATT package dimensions

Table 17. PENTAWATT mechanical data

| Dim.  | mm    |       |      |
|-------|-------|-------|------|
|       | Min.  | Тур.  | Max. |
| A     |       |       | 4.8  |
| С     |       |       | 1.37 |
| D     | 2.4   |       | 2.8  |
| D1    | 1.2   |       | 1.35 |
| E     | 0.35  |       | 0.55 |
| F     | 0.8   |       | 1.05 |
| F1    | 1     |       | 1.4  |
| G     | 3.2   | 3.4   | 3.6  |
| G1    | 6.6   | 6.8   | 7    |
| H2    |       |       | 10.4 |
| H3    | 10.05 |       | 10.4 |
| L     |       | 17.85 |      |
| L1    |       | 15.75 |      |
| L2    |       | 21.4  |      |
| L3    |       | 22.5  |      |
| L5    | 2.6   |       | 3    |
| L6    | 15.1  |       | 15.8 |
| L7    | 6     |       | 6.6  |
| М     |       | 4.5   |      |
| M1    |       | 4     |      |
| Diam. | 3.65  |       | 3.85 |

## 5.3 P<sup>2</sup>PAK mechanical data

Figure 40. P<sup>2</sup>PAK package dimensions



Table 18. P<sup>2</sup>PAK mechanical data

| Dim.           | mm             |               |       |
|----------------|----------------|---------------|-------|
|                | Min.           | Тур.          | Max.  |
| А              | 4.30           |               | 4.80  |
| A1             | 2.40           |               | 2.80  |
| A2             | 0.03           |               | 0.23  |
| b              | 0.80           |               | 1.05  |
| С              | 0.45           |               | 0.60  |
| c2             | 1.17           |               | 1.37  |
| D              | 8.95           |               | 9.35  |
| D2             |                | 8.00          |       |
| E              | 10.00          |               | 10.40 |
| E1             |                | 8.50          |       |
| е              | 3.20           |               | 3.60  |
| e1             | 6.60           |               | 7.00  |
| L              | 13.70          |               | 14.50 |
| L2             | 1.25           |               | 1.40  |
| L3             | 0.90           |               | 1.70  |
| L5             | 1.55           |               | 2.40  |
| R              |                | 0.40          |       |
| V2             | O <sub>ō</sub> |               | 8º    |
| Package weight |                | 1.40 Gr (typ) | •     |

## 5.4 PPAK mechanical data

Figure 41. PPAK package dimensions



**577** 

Doc ID 10890 Rev 8

Table 19. PPAK mechanical data

| Dim.           | mm   |         |                |
|----------------|------|---------|----------------|
|                | Min. | Тур.    | Max.           |
| A              | 2.20 |         | 2.40           |
| A1             | 0.90 |         | 1.10           |
| A2             | 0.03 |         | 0.23           |
| В              | 0.40 |         | 0.60           |
| B2             | 5.20 |         | 5.40           |
| С              | 0.45 |         | 0.60           |
| C2             | 0.48 |         | 0.60           |
| D1             |      | 5.1     |                |
| D              | 6.00 |         | 6.20           |
| E              | 6.40 |         | 6.60           |
| E1             |      | 4.7     |                |
| е              |      | 1.27    |                |
| G              | 4.90 |         | 5.25           |
| G1             | 2.38 |         | 2.70           |
| Н              | 9.35 |         | 10.10          |
| L2             |      | 0.8     | 1.00           |
| L4             | 0.60 |         | 1.00           |
| L5             | 1    |         |                |
| L6             |      | 2.80    |                |
| R              |      | 0.2     |                |
| V2             | Oō   |         | 8 <sub>ō</sub> |
| Package weight |      | Gr. 0.3 |                |

## 5.5 PowerSO-10 mechanical data

Figure 42. PowerSO-10 package dimensions



Table 20. PowerSO-10 mechanical data

| Dim.              | mm    |      |       |
|-------------------|-------|------|-------|
|                   | Min.  | Тур. | Max.  |
| А                 | 3.35  |      | 3.65  |
| A <sup>(1)</sup>  | 3.4   |      | 3.6   |
| A1                | 0     |      | 0.10  |
| В                 | 0.40  |      | 0.60  |
| B <sup>(1)</sup>  | 0.37  |      | 0.53  |
| С                 | 0.35  |      | 0.55  |
| C <sup>(1)</sup>  | 0.23  |      | 0.32  |
| D                 | 9.40  |      | 9.60  |
| D1                | 7.40  |      | 7.60  |
| E                 | 9.30  |      | 9.50  |
| E2                | 7.20  |      | 7.60  |
| E2 <sup>(1)</sup> | 7.30  |      | 7.50  |
| E4                | 5.90  |      | 6.10  |
| E4 <sup>(1)</sup> | 5.90  |      | 6.30  |
| е                 |       | 1.27 |       |
| F                 | 1.25  |      | 1.35  |
| F <sup>(1)</sup>  | 1.20  |      | 1.40  |
| Н                 | 13.80 |      | 14.40 |
| H <sup>(1)</sup>  | 13.85 |      | 14.35 |
| h                 |       | 0.50 |       |
| L                 | 1.20  |      | 1.80  |
| L <sup>(1)</sup>  | 0.80  |      | 1.10  |
| α                 | 0°    |      | 8°    |
| α <sup>(1)</sup>  | 2°    |      | 8°    |

<sup>1.</sup> Muar only POA P013P.

## 5.6 PENTAWATT packing information

Figure 43. PENTAWATT tube shipment (no suffix)



# 5.7 P<sup>2</sup>PAK packing information

Figure 44. P<sup>2</sup>PAK tube shipment (no suffix)





Figure 45. P<sup>2</sup>PAK tape and reel (suffix "TR")

## 5.8 PPAK packing information



57

40/44

Figure 47. PPAK tube shipment (no suffix)



Figure 48. PPAK tape and reel (suffix "TR")



47/

Doc ID 10890 Rev 8

#### 5.9 PowerSO-10 packing information

Figure 49. PowerSO-10 suggested Figure 50. PowerSO-10 tube shipment (no pad layout suffix)



PowerSO-10 tape and reel shipment (suffix "TR")



VN820-E Revision history

## 6 Revision history

Table 21. Document revision history

| Date         | Revision | Changes                                                                                                                                                                                                                                                                    |
|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07-Dec-2004  | 1        | Initial release.                                                                                                                                                                                                                                                           |
| 09-Feb-2005  | 2        | Text changed.                                                                                                                                                                                                                                                              |
| 23-Mar-2005  | 3        | Configuration diagram (PowerSO-10) modification.                                                                                                                                                                                                                           |
| 03-May-2006  | 4        | SO-16L mechanical and shipment data insertion.                                                                                                                                                                                                                             |
| 17-Dec-2008  | 5        | Document reformatted and restructured.  Added content, list of figures and tables.  Added ECOPACK® packages information.  Updated Figure 45: P2PAK tape and reel (suffix "TR"):  - changed component spacing (P) in tape dimensions table from 16 mm to 12 mm.             |
| 29-Mar-2010  | 6        | Updated features list. Updated <i>Table 1: Device summary</i> . Updated <i>Table 3: Absolute maximum ratings</i> . Updated <i>Section 3.5: PowerSO-10, P2PAK, PPAK, PENTAWATT maximum demagnetization energy (VCC = 13.5V)</i> . Removed SO-16L package into the document. |
| 07-June-2012 | 7        | Updated Section 5.8: PPAK packing information.                                                                                                                                                                                                                             |
| 24-Sep-2013  | 8        | Updated Disclaimer.                                                                                                                                                                                                                                                        |

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Downloaded from Arrow.com.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

44/44 Doc ID 10890 Rev 8

