# Operational Amplifiers, Low Noise, Dual and Quad

The MC33078/9 series is a family of high quality monolithic amplifiers employing Bipolar technology with innovative high performance concepts for quality audio and data signal processing applications. This family incorporates the use of high frequency PNP input transistors to produce amplifiers exhibiting low input voltage noise with high gain bandwidth product and slew rate. The all NPN output stage exhibits no deadband crossover distortion, large output voltage swing, excellent phase and gain margins, low open loop high frequency output impedance and symmetrical source and sink AC frequency performance.

The MC33078/9 family offers both dual and quad amplifier versions and is available in the plastic DIP and SOIC packages (P and D suffixes).

# Features

- Dual Supply Operation:  $\pm 5.0$  V to  $\pm 18$  V
- Low Voltage Noise:  $4.5 \text{ nV}/\sqrt{\text{Hz}}$
- Low Input Offset Voltage: 0.15 mV
- Low T.C. of Input Offset Voltage: 2.0 μV/°C
- Low Total Harmonic Distortion: 0.002%
- High Gain Bandwidth Product: 16 MHz
- High Slew Rate: 7.0 V/µs
- High Open Loop AC Gain: 800 @ 20 kHz
- Excellent Frequency Stability
- Large Output Voltage Swing: +14.1 V/ -14.6 V
- ESD Diodes Provided on the Inputs
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



ON

# **ON Semiconductor®**

http://onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

#### **PIN CONNECTIONS**







#### MAXIMUM RATINGS

| Rating                                                                                                                                        | Symbol           | Value                    | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply Voltage (V <sub>CC</sub> to V <sub>EE)</sub>                                                                                           | V <sub>S</sub>   | +36                      | V    |
| Input Differential Voltage Range                                                                                                              | V <sub>IDR</sub> | Note 1                   | V    |
| Input Voltage Range                                                                                                                           | V <sub>IR</sub>  | Note 1                   | V    |
| Output Short Circuit Duration (Note 2)                                                                                                        | t <sub>SC</sub>  | Indefinite               | sec  |
| Maximum Junction Temperature                                                                                                                  | TJ               | +150                     | °C   |
| Storage Temperature                                                                                                                           | T <sub>stg</sub> | -60 to +150              | °C   |
| ESD Protection at any Pin<br>MC33078/NCV33078 - Human Body Model<br>- Machine Model<br>MC33079/NCV33079 - Human Body Model<br>- Machine Model | V <sub>esd</sub> | 600<br>200<br>550<br>150 | V    |
| Maximum Power Dissipation                                                                                                                     | PD               | Note 2                   | mW   |
| Operating Temperature Range                                                                                                                   | T <sub>A</sub>   | -40 to +85               | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Either or both input voltages must not exceed the magnitude of  $V_{CC}$  or  $V_{EE}.$ 

2. Power dissipation must be considered to ensure maximum junction temperature (T<sub>J</sub>) is not exceeded (see Figure 2).

| Characteristics                                                                                                                                                                                                                                                                                                                                                        | Symbol                                                                                                               | Min                           | Тур                                                | Max                        | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------|----------------------------|-------|
| Input Offset Voltage ( $R_S = 10 \ \Omega$ , $V_{CM} = 0 \ V$ , $V_O = 0 \ V$ )<br>(MC33078) $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ} \ to +85^{\circ}C$<br>(MC33079) $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ} \ to +85^{\circ}C$                                                                                                                                  | V <sub>IO</sub>                                                                                                      |                               | 0.15<br>_<br>0.15<br>_                             | 2.0<br>3.0<br>2.5<br>3.5   | mV    |
| Average Temperature Coefficient of Input Offset Voltage $R_S$ = 10 $\Omega$ , $V_{CM}$ = 0 V, $V_O$ = 0 V, $T_A$ = $T_{low}$ to $T_{high}$                                                                                                                                                                                                                             | $\Delta V_{IO} / \Delta T$                                                                                           | -                             | 2.0                                                | -                          | μV/°C |
| Input Bias Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V)<br>$T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}$ to +85°C                                                                                                                                                                                                                                               | Ι <sub>ΙΒ</sub>                                                                                                      |                               | 300<br>-                                           | 750<br>800                 | nA    |
| Input Offset Current (V <sub>CM</sub> = 0 V, V <sub>O</sub> = 0 V)<br>$T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}$ to +85°C                                                                                                                                                                                                                                             | I <sub>IO</sub>                                                                                                      | -                             | 25<br>-                                            | 150<br>175                 | nA    |
| Common Mode Input Voltage Range ( $\Delta V_{IO}$ = 5.0 mV, $V_O$ = 0 V)                                                                                                                                                                                                                                                                                               | V <sub>ICR</sub>                                                                                                     | ±13                           | ±14                                                | -                          | V     |
| Large Signal Voltage Gain (V <sub>O</sub> = $\pm$ 10 V, R <sub>L</sub> = 2.0 kΩ)<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = -40° to +85°C                                                                                                                                                                                                                           | A <sub>VOL</sub>                                                                                                     | 90<br>85                      | 110<br>-                                           |                            | dB    |
| $\begin{array}{l} \text{Output Voltage Swing } (\text{V}_{\text{ID}} = \pm 1.0\text{V}) \\ \text{R}_{\text{L}} = 600 \ \Omega \\ \text{R}_{\text{L}} = 600 \ \Omega \\ \text{R}_{\text{L}} = 2.0 \ \text{k}\Omega \\ \text{R}_{\text{L}} = 2.0 \ \text{k}\Omega \\ \text{R}_{\text{L}} = 10 \ \text{k}\Omega \\ \text{R}_{\text{L}} = 10 \ \text{k}\Omega \end{array}$ | V <sub>0</sub> +<br>V <sub>0</sub> -<br>V <sub>0</sub> +<br>V <sub>0</sub> -<br>V <sub>0</sub> +<br>V <sub>0</sub> - | -<br>+13.2<br>-<br>+13.5<br>- | +10.7<br>-11.9<br>+13.8<br>-13.7<br>+14.1<br>-14.6 | -<br>-<br>-13.2<br>-<br>14 | V     |
| Common Mode Rejection ( $V_{in} = \pm 13V$ )                                                                                                                                                                                                                                                                                                                           | CMR                                                                                                                  | 80                            | 100                                                | -                          | dB    |
| Power Supply Rejection (Note 3) $V_{CC}/V_{EE} = +15 \text{ V}/ -15 \text{ V}$ to +5.0 V/ -5.0 V                                                                                                                                                                                                                                                                       | PSR                                                                                                                  | 80                            | 105                                                | -                          | dB    |
| Output Short Circuit Current (V <sub>ID</sub> = 1.0 V, Output to Ground)<br>Source<br>Sink                                                                                                                                                                                                                                                                             | I <sub>SC</sub>                                                                                                      | +15<br>-20                    | +29<br>-37                                         |                            | mA    |
| Power Supply Current (V <sub>O</sub> = 0 V, All Amplifiers)<br>(MC33078) $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}$ to $+85^{\circ}C$<br>(MC33079) $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}$ to $+85^{\circ}C$                                                                                                                                                      | ID                                                                                                                   |                               | 4.1<br>-<br>8.4<br>-                               | 5.0<br>5.5<br>10<br>11     | mA    |

# DC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = +15 V, V<sub>EE</sub> = -15 V, T<sub>A</sub> = 25°C, unless otherwise noted.)

3. Measured with  $V_{CC}$  and  $V_{EE}$  differentially varied simultaneously.

| Characteristics                                                                                                      | Symbol          | Min | Тур         | Max | Unit   |
|----------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------------|-----|--------|
| Slew Rate (V <sub>in</sub> = -10 V to +10 V, R <sub>L</sub> = 2.0 kΩ, C <sub>L</sub> = 100 pF A <sub>V</sub> = +1.0) | SR              | 5.0 | 7.0         | -   | V/μs   |
| Gain Bandwidth Product (f = 100 kHz)                                                                                 | GBW             | 10  | 16          | -   | MHz    |
| Unity Gain Bandwidth (Open Loop)                                                                                     | BW              | -   | 9.0         | -   | MHz    |
| Gain Margin ( $R_L = 2.0 \text{ k}\Omega$ )<br>$C_L = 0 \text{ pF}$<br>$C_L = 100 \text{ pF}$                        | A <sub>m</sub>  |     | -11<br>-6.0 | -   | dB     |
| Phase Margin ( $R_L = 2.0 \text{ k}\Omega$ )<br>$C_L = 0 \text{ pF}$<br>$C_L = 100 \text{ pF}$                       | φ <sub>m</sub>  |     | 55<br>40    |     | Deg    |
| Channel Separation (f = 20 Hz to 20 kHz)                                                                             | CS              | -   | -120        | -   | dB     |
| Power Bandwidth (V_O = 27 V_{pp}, R_L = 2.0 k\Omega, THD $\pm$ 1.0%)                                                 | BWp             | -   | 120         | -   | kHz    |
| Total Harmonic Distortion (RL = 2.0 kΩ, f = 20 Hz to 20 kHz, V_O = 3.0 V <sub>rms</sub> , A <sub>V</sub> = +1.0)     | THD             | -   | 0.002       | -   | %      |
| Open Loop Output Impedance (V <sub>O</sub> = 0 V, f = 9.0 MHz)                                                       | Z <sub>O</sub>  | -   | 37          | -   | Ω      |
| Differential Input Resistance (V <sub>CM = 0 V</sub> )                                                               | R <sub>in</sub> | -   | 175         | -   | kΩ     |
| Differential Input Capacitance (V <sub>CM = 0 V</sub> )                                                              | C <sub>in</sub> | -   | 12          | -   | pF     |
| Equivalent Input Noise Voltage ( $R_S$ = 100 $\Omega$ , f = 1.0 kHz)                                                 | e <sub>n</sub>  | -   | 4.5         | -   | nV/√Hz |
| Equivalent Input Noise Current (f = 1.0 kHz)                                                                         | i <sub>n</sub>  | -   | 0.5         | -   | Hz√pA/ |

AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = +15 V, V<sub>EE</sub> = -15 V, T<sub>A</sub> = 25°C, unless otherwise noted.)







Figure 4. Input Bias Current versus Temperature



Figure 3. Input Bias Current versus Supply Voltage



Figure 5. Input Offset Voltage versus Temperature





Figure 16. Output Voltage versus Frequency

Figure 17. Open Loop Voltage Gain versus Supply Voltage

#### 50 $V_{CC} = +15 V$ $V_{CC} = +15 V$ Z $_{0}$ ], OUTPUT IMPEDANCE ( $\Omega$ V<sub>EE</sub> = -15 V V<sub>EE</sub> = -15 V 40 $R_L = 2.0 k\Omega$ $V_0 = 0 V$ T<sub>A</sub> = 25°C $f \le 10 Hz$ $\Delta V_0$ = -10 V to +10 V 30 20 1000 10 Av $A_{V} = 100$

0

1.0 k

10 k

 $A_{V} = 10$ 

1.0 M

100 k

f, FREQUENCY (Hz)

1.0

10 M

# MC33078, MC33079, NCV33078, NCV33079



110

105

100

95

90 ⊾ -55

-25

0

50

25

75

100

125

AVOL, OPEN LOOP VOLTAGE GAIN (dB)





Figure 30. Phase Margin and Gain Margin versus Differential Source Resistance



Figure 31. Inverting Amplifier Slew Rate



Figure 33. Non-inverting Amplifier Overshoot



Figure 32. Non-inverting Amplifier Slew Rate



Figure 34. Low Frequency Noise Voltage versus Time



Note: All capacitors are non-polarized.

Figure 35. Voltage Noise Test Circuit (0.1 Hz to 10 Hz<sub>p-p</sub>)

#### **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| MC33078DG     |                      | 98 Units / Rail       |
| MC33078DR2G   | SOIC-8<br>(Pb-Free)  |                       |
| NCV33078DR2G* | (                    | 2500 / Tape & Reel    |
| MC33078P      | PDIP-8               |                       |
| MC33078PG     | PDIP-8<br>(Pb-Free)  | 50 Units / Rail       |
| MC33079DG     | SOIC-14<br>(Pb-Free) | 55 Units / Rail       |
| MC33079DR2G   | SOIC-14              |                       |
| NCV33079DR2G* | (Pb-Free)            | 2500 / Tape & Reel    |
| MC33079P      | PDIP-14              |                       |
| MC33079PG     | PDIP-14<br>(Pb-Free) | 25 Units / Rail       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NCV devices are qualified for automotive use.







- YΥ = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " .". may or may not be present.



© Semiconductor Components Industries, LLC, 2019



**STYLES ON PAGE 2** 



DATE 22 APR 2015

NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: INCHES.
- З.
- DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE 4
- NOT TO EXCEED 0.10 INCH. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM 5 PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE 7.
- LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE 8. CORNERS).

|     | INCHES    |       | MILLIM   | ETERS |
|-----|-----------|-------|----------|-------|
| DIM | MIN       | MAX   | MIN      | MAX   |
| Α   |           | 0.210 |          | 5.33  |
| A1  | 0.015     |       | 0.38     |       |
| A2  | 0.115     | 0.195 | 2.92     | 4.95  |
| b   | 0.014     | 0.022 | 0.35     | 0.56  |
| b2  | 0.060 TYP |       | 1.52 TYP |       |
| С   | 0.008     | 0.014 | 0.20     | 0.36  |
| D   | 0.735     | 0.775 | 18.67    | 19.69 |
| D1  | 0.005     |       | 0.13     |       |
| Е   | 0.300     | 0.325 | 7.62     | 8.26  |
| E1  | 0.240     | 0.280 | 6.10     | 7.11  |
| е   | 0.100     | BSC   | 2.54     | BSC   |
| eВ  |           | 0.430 |          | 10.92 |
| L   | 0.115     | 0.150 | 2.92     | 3.81  |
| М   |           | 10°   |          | 10°   |

GENERIC **MARKING DIAGRAM\*** 



XXXXX = Specific Device Code

- = Assembly Location
- WL = Wafer Lot
- YY = Year

А

G

- ww = Work Week
  - = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " .", may or may not be present.

| DOCUMENT NUMBER:                           | 98ASB42428B                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                               |                             |  |
|--------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| DESCRIPTION:                               | SCRIPTION: PDIP-14 PAGE                     |                                                                                                                                                                                                                                                                                                                 | PAGE 1 OF 2                 |  |
| the suitability of its products for any pa | articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>by products herein. ON Semiconductor makes no warranty, representation<br>or assume any liability arising out of the application or use of any product or<br>noidental damages. ON Semiconductor does not convey any license under | r circuit, and specifically |  |

© Semiconductor Components Industries, LLC, 2019

#### PDIP-14 CASE 646-06 ISSUE S

## DATE 22 APR 2015

| STYLE 1:<br>PIN 1. COLLECTOR<br>2. BASE<br>3. EMITTER<br>4. NO<br>CONNECTION<br>5. EMITTER<br>6. BASE<br>7. COLLECTOR<br>8. COLLECTOR<br>9. BASE<br>10. EMITTER<br>11. NO<br>CONNECTION<br>12. EMITTER<br>13. BASE<br>14. COLLECTOR                                                                       | STYLE 2:<br>CANCELLED                                                                                                                                                                                                                                                                                            | STYLE 3:<br>CANCELLED                                                                                                                                                                                                                         | STYLE 4:<br>PIN 1. DRAIN<br>2. SOURCE<br>3. GATE<br>4. NO<br>CONNECTION<br>5. GATE<br>6. SOURCE<br>7. DRAIN<br>8. DRAIN<br>9. SOURCE<br>10. GATE<br>11. NO<br>CONNECTION<br>12. GATE<br>13. SOURCE<br>14. DRAIN                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. NO CONNECTION<br>5. SOURCE<br>6. DRAIN<br>7. GATE<br>8. GATE<br>9. DRAIN<br>10. SOURCE<br>11. NO CONNECTION<br>12. SOURCE<br>13. DRAIN<br>14. GATE                                                                                                 | STYLE 6:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE        | STYLE 7:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON<br>CATHODE | STYLE 8:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>9. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                                    |
| STYLE 9:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>8. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE | STYLE 10:<br>PIN 1. COMMON<br>CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON<br>CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 11:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE                                                  | STYLE 12:<br>PIN 1. COMMON CATHODE<br>2. COMMON ANODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. COMMON ANODE<br>7. COMMON CATHODE<br>8. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE<br>14. ANODE/CATHODE |

| DOCUMENT NUMBER:                                                                  | 98ASB42428B                                                                                   | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED (                                                                                                                                                                |                                                       |
|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| DESCRIPTION:                                                                      | RIPTION: PDIP-14                                                                              |                                                                                                                                                                                                                                                                                                               | PAGE 2 OF 2                                           |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to any<br>articular purpose, nor does ON Semiconductor | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>icidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |

# onsemi



DATE 16 FEB 2011

NOTES: 1. DIMENSIONING AND TOLERANCING PER

- DIMENSIONING AND TOLEHANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 2 3.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) 4
- PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR 5. PROTRUSION ALLOWABLE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. 6.

|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN MAX     |       | MIN       | MAX   |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.053     | 0.069 |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |
| Н   | 0.10        | 0.25  | 0.004     | 0.010 |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |
| к   | 0.40        | 1.27  | 0.016     | 0.050 |
| м   | 0 ° 8 °     |       | 0 °       | 8 °   |
| Ν   | 0.25        | 0.50  | 0.010     | 0.020 |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |





SOIC-8 NB CASE 751-07



Discrete Discrete (Pb-Free) XXXXXX = Specific Device Code = Assembly Location А Y = Year = Work Week ww

8 8 8 8 8

XXXXXX

AYWW

88

Н 1

Н

= Pb-Free Package -

A A

XXXXXX

AYWW

Н

H

Н

F

8 A

1 Н

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

GENERIC

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                         | ESCRIPTION: SOIC-8 NB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others. |                                                                                                                                                                                     |             |  |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. З. COLLECTOR EMITTER 4. 5 FMITTER BASE 6. 7. BASE 8. EMITTER STYLE 5: PIN 1. DRAIN 2. DRAIN З. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7 8. SOURCE STYLE 9 PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 COLLECTOR, DIE #2 EMITTER, COMMON 3 4. 5. EMITTER, COMMON BASE, DIE #2 BASE, DIE #1 6. 7. EMITTER, COMMON 8. STYLE 13: PIN 1. N.C SOURCE 2. 3 SOURCE GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 17: PIN 1. VCC 2. V2OUT З. V10UT TXE 4. 5. RXE 6. VFF GND 7. 8. ACC STYLE 21: PIN 1. CATHODE 1 CATHODE 2 2. 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C З. REXT 4. GND 5. IOUT IOUT 6. 7. IOUT 8. IOUT STYLE 29:

STYLE 2: PIN 1. COLLECTOR, DIE, #1 COLLECTOR, #1 2. COLLECTOR, #2 З. COLLECTOR, #2 4 5 BASE #2 EMITTER, #2 6. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN З. DRAIN SOURCE 4. SOURCE 5. 6. GATE 7 GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 OUTPUT 3. GROUND 4. 5. GROUND 6. BIAS 2 INPUT 7. GROUND 8. STYLE 14 PIN 1. N-SOURCE N-GATE 2. 3 P-SOURCE P-GATE 4. P-DRAIN 5. 6. P-DRAIN N-DRAIN 7. 8. N-DRAIN STYLE 18 PIN 1. ANODE 2. ANODE 3 SOURCE GATE 4. DRAIN 5. 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22 PIN 1. I/O LINE 1 COMMON CATHODE/VCC 2 3 COMMON CATHODE/VCC I/O LINE 3 4. COMMON ANODE/GND 5. 6. I/O LINE 4 7 1/0 LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt ENABLE З. 4. ILIMIT 5. SOURCE SOURCE 6. 7. SOURCE 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. 4 SOURCE 2 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

7.

8. GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4 5 GATE #2 SOURCE, #2 6. GATE, #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS З. THIRD STAGE SOURCE GROUND 4. DRAIN 5. 6. GATE 3 SECOND STAGE Vd 7 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3 SOURCE 2 GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. DRAIN 1 8. STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3 ANODE 1 ANODE 1 4. CATHODE, COMMON 5. CATHODE, COMMON CATHODE, COMMON 6. 7. 8. CATHODE, COMMON STYLE 19: PIN 1. SOURCE 1 2. GATE 1 SOURCE 2 3. GATE 2 4. DRAIN 2 5. 6. MIRROR 2 DRAIN 1 7. MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND 2. 3 COMMON ANODE/GND LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7 LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT 2 OVI O UVLO З. INPUT+ 4. 5. SOURCE SOURCE 6. SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. ANODE ANODE 2. ANODE З. 4. ANODE 5 ANODE ANODE 6. 7. ANODE 8. COMMON CATHODE STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE, #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER #1 7 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE SOURCE GATE 3. 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 16: PIN 1. EMITTER, DIE #1 BASE, DIE #1 2. EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 COLLECTOR, DIE #2 COLLECTOR, DIE #1 6. 7. 8. COLLECTOR, DIE #1 STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) SOURCE (P) 3. 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. CATHODE 5. 6. CATHODE COLLECTOR/ANODE 7 COLLECTOR/ANODE 8. STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC\_OFF 3. DASIC\_SW\_DET 4. GND 5. V MON VBULK 6. 7. VBULK 8. VIN

| DOCUMENT NUMBER:                                                                                                                                                          | 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:                                                                                                                                                              | SOIC-8 NB                                                                                                                                                                           |  | PAGE 2 OF 2 |  |  |
| onsemi and ONSEM), are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                     |  |             |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

BASE, DIE #1

EMITTER, #1 BASE, #2

EMITTER, #2

COLLECTOR, #2

COLLECTOR, #2

COLLECTOR, #1

COLLECTOR #1

PIN 1.

2.

З.

4.

5.

6.

7. 8

# onsemi



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**

| DOCUMENT NUMBER:                                                                    | 98ASB42565B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                               |                           |  |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION:                                                                        | I: SOIC-14 NB                                                                                              |                                                                                                                                                                                                                                                                                                                 | PAGE 1 OF 2               |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume a | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cour<br>es no warranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, incl<br>e under its patent rights nor the rights of others. | oducts for any particular |  |

#### SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                                                       | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                        | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>9. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON ANODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>8. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |  |
|                  |             |                                                                                                                                                                                     |             |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclorating, or solication of use products for any particular purpose, not occes of series assume any maturing ansing on series of the application of use of any product or circuit, and specifically disclorations any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others, onsemi products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death Associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### **TECHNICAL SUPPORT**

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

#### North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥