

## **PCE85176AUG**

# 4 × 40 LCD segment driver for Chip-On-Glass Rev. 1 — 12 January 2015

**Product data sheet** 

#### **General description** 1.

The PCE85176AUG is a peripheral device which interfaces to almost any Liquid Crystal Display (LCD)<sup>1</sup> with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments. The PCE85176AUG is compatible with most microcontrollers and communicates via the two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized by a display RAM with auto-incremented addressing and by display memory switching (static and duplex drive modes).

For a selection of NXP LCD segment drivers, see Table 31 on page 40.

#### **Features and benefits** 2.

- Single chip LCD controller and driver
- Selectable backplane drive configuration: static, 2, 3, or 4 backplane multiplexing
- Selectable display bias configuration: static,  $\frac{1}{2}$ , or  $\frac{1}{3}$
- Internal LCD bias generation with voltage-follower buffers
- 40 segment drives:
  - Up to 20 7-segment alphanumeric characters
  - Up to 10 14-segment alphanumeric characters
  - Any graphics of up to 160 elements
- 40 × 4-bit RAM for display data storage
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- Independent supplies possible for LCD and logic voltages
- Wide power supply range: from 1.8 V to 5.5 V
- Wide logic LCD supply range:
  - From 2.5 V for low-threshold LCDs
  - Up to 5.5 V for high-threshold twisted nematic LCDs
- Low power consumption
- 400 kHz I<sup>2</sup>C-bus interface
- No external components required
- Compatible with Chip-On-Glass (COG) technology

The definition of the abbreviations and acronyms used in this data sheet can be found in Section 19.



## 3. Ordering information

Table 1. Ordering information

| Type number | Package  |             |             |  |  |  |
|-------------|----------|-------------|-------------|--|--|--|
|             | Name     | Description | Version     |  |  |  |
| PCE85176AUG | bare die | 59 bumps    | PCE85176AUG |  |  |  |

## 3.1 Ordering options

Table 2. Ordering options

| Product type number | Orderable part number | Sales item<br>(12NC) | Delivery form                | IC revision |
|---------------------|-----------------------|----------------------|------------------------------|-------------|
| PCE85176AUG/DA      | PCE85176AUG/DAKP      | 935304709026         | chip with gold bumps in tray | 1           |

## 4. Marking

Table 3. Marking codes

| Product type number | Marking code |
|---------------------|--------------|
| PCE85176AUG/DA      | PC85176A-1   |

## 5. Block diagram



PCE85176AUG

All information provided in this document is subject to legal disclaimers.

## 6. Pinning information

#### 6.1 Pinning



## 6.2 Pin description

Table 4. Pin description

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| Symbol                | Pin       | Туре         | Description                                |
|-----------------------|-----------|--------------|--------------------------------------------|
| SDA                   | 1, 58, 59 | input/output | I <sup>2</sup> C-bus serial data line      |
| SCL                   | 2, 3      | input        | I <sup>2</sup> C-bus serial clock          |
| T1                    | 4         | input/output | test pin; must be left open                |
| CLK                   | 5         | input/output | clock line                                 |
| $V_{DD}$              | 6         | supply       | supply voltage                             |
| OSC                   | 7         | input        | internal oscillator enable                 |
| T2 to T4              | 8 to 10   | input        | test pins; must be tied to V <sub>SS</sub> |
| SA0                   | 11        | input        | I <sup>2</sup> C-bus address input         |
| V <sub>SS</sub>       | 12        | supply       | ground supply voltage                      |
| V <sub>LCD</sub>      | 13        | supply       | LCD supply voltage                         |
| BP0, BP2,<br>BP1, BP3 | 14 to 17  | output       | LCD backplane outputs                      |
| S0 to S39             | 18 to 57  | output       | LCD segment outputs                        |

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

## 7. Functional description

The PCE85176AUG is a versatile peripheral device designed to interface between any microcontroller to a wide variety of LCD segment or dot matrix displays (see <u>Figure 9</u>). It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 40 segments.

#### 7.1 Commands of PCE85176AUG

The commands available to the PCE85176AUG are defined in Table 5.

Table 5. Definition of PCE85176AUG commands

Bit position labeled as - is not used.

| Command           | Opera | Operation Code |        |                   |   |    |        |          | Reference |
|-------------------|-------|----------------|--------|-------------------|---|----|--------|----------|-----------|
| Bit               | 7     | 6              | 5      | 4                 | 3 | 2  | 1      | 0        |           |
| mode-set          | С     | 1              | 0      | 0 - E B M[1:0]    |   |    |        | Table 8  |           |
| load-data-pointer | С     | 0              | P[5:0] | P[5:0] <u>Tab</u> |   |    |        | Table 10 |           |
| initialize-RAM    | С     | 1              | 1      | 0                 | 0 | 0  | 0      | 0        | Table 12  |
| bank-select       | С     | 1              | 1      | 1                 | 1 | 0  | I      | 0        | Table 14  |
| blink-select      | С     | 1              | 1      | 1                 | 0 | AB | BF[1:0 | ]        | Table 16  |

All available commands carry a continuation bit C in their most significant bit position as shown in <u>Figure 22</u>. When this bit is set logic 1, it indicates that the next byte of the transfer to arrive will also represent a command. If this bit is set logic 0, it indicates that the command byte is the last in the transfer. Further bytes are regarded as display data (see <u>Table 6</u>).

Table 6. C bit description

| Bit | Symbol | Value | Description                                                                   |
|-----|--------|-------|-------------------------------------------------------------------------------|
| 7   | С      |       | continue bit                                                                  |
|     |        | 0     | last control byte in the transfer; next byte will be regarded as display data |
|     |        | 1     | control bytes continue; next byte will be a command as well                   |

#### 7.1.1 Command: mode-set

The mode-set command allows configuring the multiplex mode, the bias levels and enabling or disabling the display.

Table 7. Mode-set command bit allocation

Bit position labeled as - is not used.

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|--------|---|---|---|---|---|---|-----|-----|
| Symbol | С | 1 | 0 | - | E | В | M[1 | :0] |

Table 8. Mode-set command bit description

Bit position labeled as - is not used.

| Bit    | Symbol | Value | Description                       |  |  |
|--------|--------|-------|-----------------------------------|--|--|
| 7      | С      | 0, 1  | see Table 6                       |  |  |
| 6, 5   | -      | 10    | fixed value                       |  |  |
| 4      | -      | -     | unused                            |  |  |
| 3      | Е      |       | display status[1]                 |  |  |
|        |        | 0     | disabled (blank)[2]               |  |  |
|        |        | 1     | enabled                           |  |  |
| 2      | В      |       | LCD bias configuration[3]         |  |  |
|        |        | 0     | 1/ <sub>3</sub> bias              |  |  |
|        |        | 1     | ½ bias                            |  |  |
| 1 to 0 | M[1:0] |       | LCD drive mode selection          |  |  |
|        |        | 01    | static; BP0                       |  |  |
|        |        | 10    | 1:2 multiplex; BP0, BP1           |  |  |
|        |        | 11    | 1:3 multiplex; BP0, BP1, BP2      |  |  |
|        |        | 00    | 1:4 multiplex; BP0, BP1, BP2, BP3 |  |  |

<sup>[1]</sup> The possibility to disable the display allows implementation of blinking under external control.

### 7.1.2 Command: load-data-pointer

The load-data-pointer command defines the display RAM address where the following display data is sent to.

Table 9. Load-data-pointer command bit allocation

| Bit    | 7 | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|--------|---|---|---|---|---|
| Symbol | С | 0 | P[5:0] |   |   |   |   |   |

Table 10. Load-data-pointer command bit description See Section 7.3.1.

| Bit    | Symbol | Value               | Description                                                                                                  |
|--------|--------|---------------------|--------------------------------------------------------------------------------------------------------------|
| 7      | С      | 0, 1                | see <u>Table 6</u>                                                                                           |
| 6      | 0      | 0                   | fixed value                                                                                                  |
| 5 to 0 | P[5:0] | 000000 to<br>100111 | 6-bit binary value, 0 to 39; transferred to<br>the data pointer to define one of 40 display<br>RAM addresses |

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> The display is disabled by setting all backplane and segment outputs to V<sub>LCD</sub>.

<sup>[3]</sup> Not applicable for static drive mode.

#### 7.1.3 Command: Initialize-RAM

Table 11. Initialize-RAM command bit allocation

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|---|
| Symbol | С | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

# **Table 12. Initialize-RAM command bit description** See Section 7.3.1.

| Bit    | Symbol | Value   | Description                 |
|--------|--------|---------|-----------------------------|
| 7      | С      | 0, 1    | see <u>Table 6</u>          |
| 6 to 0 | -      | 1100000 | initializing the RAM access |

#### 7.1.4 Command: bank-select

The bank-select command controls where data is written to RAM and where it is displayed from.

Table 13. Bank-select command bit allocation

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|---|
| Symbol | С | 1 | 1 | 1 | 1 | 0 | I | 0 |

Table 14. Bank-select command bit description See Section 7.3.4.

| Bit    | Symbol | Value | Description                       |                            |
|--------|--------|-------|-----------------------------------|----------------------------|
|        |        |       | Static                            | 1:2 multiplex[1]           |
| 7      | С      | 0, 1  | see <u>Table 6</u>                |                            |
| 6 to 2 | -      | 11110 | fixed value                       |                            |
| 1      | I      |       | input bank selection display data | ction; storage of arriving |
|        |        | 0     | RAM row 0                         | RAM rows 0 and 1           |
|        |        | 1     | RAM row 2                         | RAM rows 2 and 3           |
| 0      | 0      |       | output bank sele<br>display data  | ection; retrieval of LCD   |
|        |        | 0     | RAM row 0                         | RAM rows 0 and 1           |
|        |        | 1     | RAM row 2                         | RAM rows 2 and 3           |

<sup>[1]</sup> The bank-select command has no effect in 1:3 and 1:4 multiplex drive modes.

#### 7.1.5 Command: blink-select

The blink-select command allows configuring the blink mode and the blink frequency.

Table 15. Blink-select command bit allocation

| Bit    | 7 | 6 | 5 | 4 | 3 | 2  | 1   | 0    |
|--------|---|---|---|---|---|----|-----|------|
| Symbol | С | 1 | 1 | 1 | 0 | AB | BF[ | 1:0] |

Table 16. Blink-select command bit description See Section 7.2.4.

| Bit    | Symbol  | Value | Description                              |
|--------|---------|-------|------------------------------------------|
| 7      | С       | 0, 1  | see Table 6                              |
| 6 to 3 | -       | 1110  | fixed value                              |
| 2      | AB      |       | blink mode selection                     |
|        |         | 0     | normal blinking[1]                       |
|        |         | 1     | alternate RAM bank blinking[2]           |
| 1 to 0 | BF[1:0] |       | blink frequency selection (see Table 17) |
|        |         | 00    | off                                      |
|        |         | 01    | 1                                        |
|        |         | 10    | 2                                        |
|        |         | 11    | 3                                        |

<sup>[1]</sup> Normal blinking is assumed when the LCD multiplex drive modes 1:3 or 1:4 are selected.

#### 7.2 Clock and frame frequency

#### 7.2.1 Internal clock

The internal logic of the PCE85176AUG and its LCD drive signals are timed either by its internal oscillator or by an external clock. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ .

#### 7.2.2 External clock

Pin CLK is enabled as an external clock input by connecting pin OSC to V<sub>DD</sub>.

**Remark:** A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state, which is not suitable for the liquid crystal.

#### **7.2.3 Timing**

The PCE85176AUG timing controls the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. The timing also generates the LCD frame signal whose frequency is derived from the clock frequency. The frame signal frequency is a fixed division of the clock frequency from either

the internal or an external clock:  $f_{fr} = \frac{f_{clk}}{24}$ 

<sup>[2]</sup> Alternate RAM bank blinking does not apply in 1:3 and 1:4 multiplex drive modes.

#### 7.2.4 Blinking

The display blinking capabilities of the PCE85176AUG are very versatile. The whole display can blink at frequencies selected by the blink-select command (see <u>Table 16</u>). The blink frequencies are derived from the clock frequency. The ratio between the clock and blink frequencies depends on the selected blink mode (see <u>Table 17</u>).

An additional feature is for an arbitrary selection of LCD elements to blink. This applies to the static and 1:2 multiplex drive modes and can be implemented without any communication overheads. With the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blink frequency. This mode can also be specified by the blink-select command.

In the 1:3 and 1:4 multiplex modes, where no alternative RAM bank is available, groups of LCD elements can blink by selectively changing the display RAM data at fixed time intervals.

The entire display can blink at a frequency other than the nominal blink frequency. This can be effectively performed by resetting and setting the display enable bit E at the required rate using the mode-set command (see Table 8).

Table 17. Blink frequencies

| Blink mode | Blink frequency[1]                 |
|------------|------------------------------------|
| off        | -                                  |
| 1          | $f_{blink} = \frac{f_{clk}}{768}$  |
| 2          | $f_{blink} = \frac{f_{clk}}{1536}$ |
| 3          | $f_{blink} = \frac{f_{clk}}{3072}$ |

<sup>[1]</sup> The blink frequency is proportional to the clock frequency (f<sub>clk</sub>). For the range of the clock frequency, see Table 25.

#### 7.3 Display RAM

The display RAM is a static  $40 \times 4$ -bit RAM which stores LCD data.

There is a one-to-one correspondence between

- the bits in the RAM bitmap and the LCD elements
- the RAM columns and the segment outputs
- the RAM rows and the backplane outputs.

A logic 1 in the RAM bitmap indicates the on-state of the corresponding LCD element; similarly, a logic 0 indicates the off-state.

The display RAM bitmap, Figure 3, shows the rows 0 to 3 which correspond with the backplane outputs BP0 to BP3, and the columns 0 to 39 which correspond with the segment outputs S0 to S39. In multiplexed LCD applications the segment data of the first, second, third and fourth row of the display RAM are time-multiplexed with BP0, BP1, BP2, and BP3 respectively.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.



When display data is transmitted to the PCE85176AUG, the received display bytes are stored in the display RAM in accordance with the selected LCD drive mode. The data is stored as it arrives and depending on the current multiplex drive mode the bits are stored singularly, in pairs, triples, or quadruples. To illustrate the filling order, an example of a 7-segment display showing all drive modes is given in <a href="Figure 4">Figure 4</a>; the RAM filling organization depicted applies equally to other LCD types.

- In static drive mode the eight transmitted data bits are placed into row 0 as one byte
- In 1:2 multiplex drive mode the eight transmitted data bits are placed in pairs into row 0 and 1 as two successive 4-bit RAM words
- In 1:3 multiplex drive mode the eight bits are placed in triples into row 0, 1, and 2 as
  three successive 3-bit RAM words, with bit 3 of the third address left unchanged. It is
  not recommended to use this bit in a display because of the difficult addressing. This
  last bit may, if necessary, be controlled by an additional transfer to this address, but
  care should be taken to avoid overwriting adjacent data because always full bytes are
  transmitted (see Section 7.3.2)
- In 1:4 multiplex drive mode, the eight transmitted data bits are placed in quadruples into row 0, 1, 2, and 3 as two successive 4-bit RAM words

|                           | Ι                                                           |                                    |                            |                                                    |    |                      |                          | 7 | Ι                                                                       |                           |                                                                      |         |                                                                          |               |                |                         | <b>-</b> |
|---------------------------|-------------------------------------------------------------|------------------------------------|----------------------------|----------------------------------------------------|----|----------------------|--------------------------|---|-------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------|---------|--------------------------------------------------------------------------|---------------|----------------|-------------------------|----------|
| transmitted display byte  |                                                             |                                    | MSB LSB                    |                                                    |    |                      | MSB LSB a b f g e c d DP |   |                                                                         | MSB                       | о д<br>О д                                                           |         |                                                                          |               | MSB LSB        | a c b DP f e g d        |          |
| display RAM filling order | columns<br>display RAM address/segment outputs (s)<br>byte1 | rows n n+1 n+2 n+3 n+4 n+5 n+6 n+7 |                            | columns<br>display RAM address/segment outputs (s) |    | rows n n+1 n+2 n+3   | disproves                |   | columns<br>display RAM address/segment outputs (s)<br>byte1 byte2 byte3 | n n+1 n+2                 | display RAM 0 b a f rows/backplane 1 DP d e outputs (BP) 2 c g x x x | columns | display RAM address/segment outputs (s)<br>byte1 byte2 byte3 byte4 byte5 | rows n n+1    | rows/backplane | outputs (BP) 2 b 3 DP   |          |
| LCD backplanes            |                                                             | BP <sub>0</sub>                    |                            |                                                    |    | —<br>H—              |                          |   | BPO                                                                     |                           | BP2                                                                  |         |                                                                          | BP0 ( BP2     |                | BB3                     |          |
| LCD segments              | Sn+2 — a                                                    | $S_{n+3}$ - $f$ $b$ - $S_{n+1}$    | Sn+4 - Sn<br>Sn+5 - 6 Sn+7 |                                                    | Sn | S <sub>n+1</sub> — f | Sn+2 - e G               |   | Sn+1 — ( a )                                                            | $S_{n+2}$ - f $b$ - $S_n$ |                                                                      |         | S <sub>n</sub> — a                                                       | ( P           | D)             | S <sub>n+1</sub> - c DP |          |
| drive mode                |                                                             | :                                  | static                     |                                                    |    | 1:2                  | multiplex                |   |                                                                         | 7:3                       | multiplex                                                            |         |                                                                          | <del>1.</del> | multiplex      |                         |          |

x = data bit unchanged.

Relationship between LCD layout, drive mode, display RAM filling order, and display data transmitted over the I<sup>2</sup>C-bus

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved.

Fig 4.

#### 7.3.1 Writing to RAM

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM.

The sequence always commences with the initialize-RAM command (see <u>Table 12</u>). Following this command, the data pointer has to be set to the desired RAM address using the load-data-pointer command (see <u>Table 10</u>). After this an arriving data byte is stored at the display RAM address indicated by the data pointer. The RAM writing procedure is illustrated in <u>Figure 5</u> and the filling order of the RAM is shown in <u>Figure 4</u>.



After each byte is stored, the content of the data pointer is automatically incremented by a value dependent on the selected LCD drive mode:

- In static drive mode by eight.
- In 1:2 multiplex drive mode by four.
- In 1:3 multiplex drive mode by three.
- In 1:4 multiplex drive mode by two.

If an I<sup>2</sup>C-bus data access terminates early, then the state of the data pointer is unknown. So, the data pointer must be rewritten before further RAM accesses.

#### 7.3.2 Writing to RAM in 1:3 multiplex drive mode

In 1:3 multiplex drive mode, the RAM is written as shown in <u>Table 18</u> (see <u>Figure 4</u> as well).

Table 18. Standard RAM filling in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are not connected to any elements on the display.

| Display RAM                                | Displa | y RAM | addres | sses (c | olumns | s)/segm | nent ou | tputs ( | Sn) |    |   |
|--------------------------------------------|--------|-------|--------|---------|--------|---------|---------|---------|-----|----|---|
| bits (rows)/<br>backplane<br>outputs (BPn) | 0      | 1     | 2      | 3       | 4      | 5       | 6       | 7       | 8   | 9  | : |
| 0                                          | a7     | a4    | a1     | b7      | b4     | b1      | с7      | c4      | c1  | d7 | : |
| 1                                          | a6     | а3    | a0     | b6      | b3     | b0      | с6      | сЗ      | c0  | d6 | : |
| 2                                          | a5     | a2    | -      | b5      | b2     | -       | c5      | c2      | -   | d5 | : |
| 3                                          | -      | -     | -      | -       | -      | -       | -       | -       | -   | -  | : |

If the bit at position BP2/S2 would be written by a second byte transmitted, then the mapping of the segment bits would change as illustrated in Table 19.

Table 19. Entire RAM filling by rewriting in 1:3 multiplex drive mode

Assumption: BP2/S2, BP2/S5, BP2/S8 etc. are connected to elements on the display.

| Display RAM                                | Displa | y RAM | addres | sses (c | olumns | s)/segm | ent ou | tputs ( | Sn)   |    |   |
|--------------------------------------------|--------|-------|--------|---------|--------|---------|--------|---------|-------|----|---|
| bits (rows)/<br>backplane<br>outputs (BPn) | 0      | 1     | 2      | 3       | 4      | 5       | 6      | 7       | 8     | 9  | : |
| 0                                          | a7     | a4    | a1/b7  | b4      | b1/c7  | c4      | c1/d7  | d4      | d1/e7 | e4 | : |
| 1                                          | a6     | a3    | a0/b6  | b3      | b0/c6  | с3      | c0/d6  | d3      | d0/e6 | e3 | : |
| 2                                          | a5     | a2    | b5     | b2      | c5     | c2      | d5     | d2      | e5    | e2 | : |
| 3                                          | -      | -     | -      | -       | -      | -       | -      | -       | -     | -  | : |

In the case described in <u>Table 19</u> the RAM has to be written entirely and BP2/S2, BP2/S5, BP2/S8 etc. have to be connected to elements on the display. This can be achieved by a combination of writing and rewriting the RAM like follows:

- In the first write to the RAM, bits a7 to a0 are written.
- The data-pointer (see Section 7.3.1 on page 11) has to be set to the address of bit a1
- In the second write, bits b7 to b0 are written, overwriting bits a1 and a0 with bits b7 and b6.
- The data-pointer has to be set to the address of bit b1
- In the third write, bits c7 to c0 are written, overwriting bits b1 and b0 with bits c7 and c6.

Depending on the method of writing to the RAM (standard or entire filling by rewriting), some elements remain unused or can be used. But it has to be considered in the module layout process as well as in the driver software design.

#### 7.3.3 Writing over the RAM address boundary

In all multiplex drive modes, depending on the setting of the data pointer, it is possible to fill the RAM over the RAM address boundary. In this case, the additional bits will be discarded.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

#### 7.3.4 Bank selection

#### 7.3.4.1 Output bank selector

The output bank selector (see <u>Table 14</u>) selects one of the four rows per display RAM address for transfer to the display register. The actual row selected depends on the selected LCD drive mode in operation and on the instant in the multiplex sequence.

- In 1:4 multiplex mode, all RAM addresses of row 0 are selected, these are followed by the contents of row 1, 2, and then 3
- In 1:3 multiplex mode, rows 0, 1, and 2 are selected sequentially
- In 1:2 multiplex mode, rows 0 and 1 are selected
- In static mode, row 0 is selected

The PCE85176AUG includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

#### 7.3.4.2 Input bank selector

The input bank selector loads display data into the display RAM in accordance with the selected LCD drive configuration. Display data can be loaded in row 2 in static drive mode or in rows 2 and 3 in 1:2 multiplex drive mode by using the bank-select command (see Table 14). The input bank selector functions independently to the output bank selector.

#### 7.3.4.3 RAM bank switching

The PCE85176AUG includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. A bank can be thought of as one RAM row or a collection of RAM rows (see <u>Figure 6</u>). The RAM bank switching gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is complete.



There are two banks; bank 0 and bank 1. <u>Figure 6</u> shows the location of these banks relative to the RAM map. Input and output banks can be set independently from one another with the Bank-select command (see <u>Table 14</u>). Figure 7 shows the concept.



In the static drive mode, the bank-select command may request the contents of row 2 to be selected for display instead of the contents of row 0. In the 1:2 multiplex mode, the contents of rows 2 and 3 may be selected instead of rows 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

In <u>Figure 8</u> an example is shown for 1:2 multiplex drive mode where the displayed data is read from the first two rows of the memory (bank 0), while the transmitted data is stored in the second two rows of the memory (bank 1).

PCE85176AUG

All information provided in this document is subject to legal disclaimers.



#### 7.4 Initialization

At power-on the status of the I<sup>2</sup>C-bus and the registers of the PCE85176AUG is undefined. Therefore the PCE85176AUG should be initialized as quickly as possible after power-on to ensure a proper bus communication and to avoid display artifacts. The following instructions should be accomplished for initialization:

- I<sup>2</sup>C-bus (see Section 8) initialization
  - generating a START condition
  - sending 0h and ignoring the acknowledge
  - generating a STOP condition
- Mode-set command (see Table 8), setting
  - bit E = 0
  - bit B to the required LCD bias configuration
  - bits M[1:0] to the required LCD drive mode
- Load-data-pointer command (see Table 10), setting
  - bits P[5:0] to 0h (or any other required address)
- Initialize-RAM command (see Table 12)
- Bank-select command (see Table 14), setting
  - bit I to 0
  - bit O to 0
- Blink-select command (see Table 16), setting
  - bit AB to 0 or 1
  - bits BF[1:0] to 00 (or to a desired blinking mode)
- · writing meaningful information (for example, a logo) into the display RAM

After the initialization, the display can be switched on by setting bit E=1 with the mode-set command.

#### 7.5 Possible display configurations

The possible display configurations of the PCE85176AUG is depending on the number of active backplane outputs required. A selection of display configurations is shown in <a href="Table 20">Table 20</a>. All of these configurations can be implemented in the typical system shown in <a href="Figure 10">Figure 10</a>.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.



Table 20. Selection of possible display configurations

| Number of  |       |                 |               |              |  |  |  |  |  |  |
|------------|-------|-----------------|---------------|--------------|--|--|--|--|--|--|
| Backplanes | Icons | Digits/Characte | Dot matrix/   |              |  |  |  |  |  |  |
|            |       | 7-segment[1]    | 14-segment[2] | Elements     |  |  |  |  |  |  |
| 4          | 160   | 20              | 10            | 160 (4 × 40) |  |  |  |  |  |  |
| 3          | 120   | 15              | 7             | 120 (3 × 40) |  |  |  |  |  |  |
| 2          | 80    | 10              | 5             | 80 (2 × 40)  |  |  |  |  |  |  |
| 1          | 40    | 5               | 2             | 40 (1 × 40)  |  |  |  |  |  |  |

- [1] 7 segment display has 8 elements including the decimal point.
- [2] 14 segment display has 16 elements including decimal point and accent dot.



PCE85176AUG

All information provided in this document is subject to legal disclaimers.

The host microcontroller maintains the 2-line  $I^2C$ -bus communication channel with the PCE85176AUG. The internal oscillator is enabled by connecting pin OSC to pin  $V_{SS}$ . The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are the power supplies ( $V_{DD}$ ,  $V_{SS}$ , and  $V_{LCD}$ ) and the LCD panel chosen for the application.

#### 7.5.1 LCD bias generator

Fractional LCD biasing voltages are obtained from an internal voltage divider of three impedances connected between pins  $V_{LCD}$  and  $V_{SS}$ . The center impedance is bypassed by switch if the  $\frac{1}{2}$  bias voltage level for the 1:2 multiplex drive mode configuration is selected.

#### 7.5.2 Display register

The display register holds the display data while the corresponding multiplex signals are generated.

#### 7.5.3 LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD in accordance with the selected LCD drive configuration. The operation of the voltage selector is controlled by the mode-set command from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of  $V_{LCD}$  and the resulting discrimination ratios (D) are given in <u>Table 21</u>.

Table 21. Biasing characteristics

| LCD drive     | Number of: |        | LCD bias      | $V_{off(RMS)}$         | $V_{on(RMS)}$ | $D = \frac{V_{on(RMS)}}{}$         |
|---------------|------------|--------|---------------|------------------------|---------------|------------------------------------|
| mode          | Backplanes | Levels | configuration | on $V_{LCD}$ $V_{LCD}$ |               | $D = \frac{bh(RMS)}{V_{off(RMS)}}$ |
| static        | 1          | 2      | static        | 0                      | 1             | $\infty$                           |
| 1:2 multiplex | 2          | 3      | 1/2           | 0.354                  | 0.791         | 2.236                              |
| 1:2 multiplex | 2          | 4      | 1/3           | 0.333                  | 0.745         | 2.236                              |
| 1:3 multiplex | 3          | 4      | 1/3           | 0.333                  | 0.638         | 1.915                              |
| 1:4 multiplex | 4          | 4      | 1/3           | 0.333                  | 0.577         | 1.732                              |

A practical value for  $V_{LCD}$  is determined by equating  $V_{off(RMS)}$  with a defined LCD threshold voltage ( $V_{th(off)}$ ), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode, a suitable choice is  $V_{LCD} > 3V_{th(off)}$ .

Multiplex drive modes of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible but the discrimination and hence the contrast ratios are smaller.

Bias is calculated by  $\frac{1}{1+a}$ , where the values for a are

$$a = 1$$
 for  $\frac{1}{2}$  bias

$$a = 2$$
 for  $\frac{1}{3}$  bias

The RMS on-state voltage (V<sub>on(RMS)</sub>) for the LCD is calculated with Equation 1:

$$V_{on(RMS)} = V_{LCD} \sqrt{\frac{a^2 + 2a + n}{n \times (1 + a)^2}}$$
 (1)

where the values for n are

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

n = 1 for static drive mode

n = 2 for 1:2 multiplex drive mode

n = 3 for 1:3 multiplex drive mode

n = 4 for 1:4 multiplex drive mode

The RMS off-state voltage (Voff(RMS)) for the LCD is calculated with Equation 2:

$$V_{off(RMS)} = V_{LCD} \sqrt{\frac{a^2 - 2a + n}{n \times (1 + a)^2}}$$
 (2)

Discrimination is a term which is defined as the ratio of the on and off RMS voltages  $(V_{on(RMS)})$  to  $V_{off(RMS)}$  across a segment. It can be thought of as a measurement of contrast. Discrimination is determined from Equation 3:

$$D = \frac{V_{on(RMS)}}{V_{off(RMS)}} = \sqrt{\frac{a^2 + 2a + n}{a^2 - 2a + n}}$$
 (3)

Using Equation 3, the discrimination for an LCD drive mode of 1:3 multiplex with  $\frac{1}{2}$  bias is  $\sqrt{3} = 1.732$  and the discrimination for an LCD drive mode of 1:4 multiplex with  $\frac{1}{2}$  bias is  $\frac{\sqrt{21}}{3} = 1.528$ .

The advantage of these LCD drive modes is a reduction of the LCD full scale voltage  $V_{\text{LCD}}$  as follows:

- 1:3 multiplex ( $\frac{1}{2}$  bias):  $V_{LCD} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$
- 1:4 multiplex ( $\frac{1}{2}$  bias):  $V_{LCD} = \left\lceil \frac{(4 \times \sqrt{3})}{3} \right\rceil = 2.309 V_{off(RMS)}$

These compare with  $V_{LCD} = 3V_{off(RMS)}$  when  $\frac{1}{3}$  bias is used.

V<sub>LCD</sub> is sometimes referred as the LCD operating voltage.

#### 7.5.3.1 Electro-optical performance

Suitable values for  $V_{on(RMS)}$  and  $V_{off(RMS)}$  are dependent on the LCD liquid used. The RMS voltage, at which a pixel is switched on or off, determine the transmissibility of the pixel.

For any given liquid, there are two threshold values defined. One point is at 10 % relative transmission (at  $V_{th(off)}$ ) and the other at 90 % relative transmission (at  $V_{th(on)}$ ), see Figure 11. For a good contrast performance, the following rules should be followed:

$$V_{on(RMS)} \ge V_{th(on)} \tag{4}$$

$$V_{off(RMS)} \le V_{th(off)} \tag{5}$$

 $V_{on(RMS)}$  and  $V_{off(RMS)}$  are properties of the display driver and are affected by the selection of a, n (see <u>Equation 1</u> to <u>Equation 3</u>) and the  $V_{LCD}$  voltage.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

 $V_{th(off)}$  and  $V_{th(on)}$  are properties of the LCD liquid and can be provided by the module manufacturer.  $V_{th(off)}$  is sometimes named  $V_{th}$ .  $V_{th(on)}$  is sometimes named saturation voltage  $V_{sat}$ .

It is important to match the module properties to those of the driver in order to achieve optimum performance.



#### 7.5.4 LCD drive mode waveforms

#### 7.5.4.1 Static drive mode

The static LCD drive mode is used when a single backplane is provided in the LCD. The backplane (BPn) and segment (Sn) drive waveforms for this mode are shown in Figure 12.



#### 7.5.4.2 1:2 Multiplex drive mode

When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCE85176AUG allows the use of  $\frac{1}{2}$  bias or  $\frac{1}{3}$  bias in this mode as shown in Figure 13 and Figure 14.





#### 7.5.4.3 1:3 Multiplex drive mode

When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 15.



#### 7.5.4.4 1:4 Multiplex drive mode

When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies as shown in Figure 16.



PCE85176AUG

All information provided in this document is subject to legal disclaimers.

#### 7.6 Backplane and segment outputs

#### 7.6.1 Backplane outputs

The LCD drive section includes four backplane outputs BP0 to BP3 which must be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open-circuit.

- In 1:3 multiplex drive mode, BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities.
- In 1:2 multiplex drive mode, BP0 and BP2, respectively, BP1 and BP3 all carry the same signals and may also be paired to increase the drive capabilities.
- In static drive mode, the same signal is carried by all four backplane outputs and they
  can be connected in parallel for very high drive requirements.

#### 7.6.2 Segment outputs

The LCD drive section includes 40 segment outputs S0 to S39 which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with data residing in the display register. When less than 40 segment outputs are required, the unused segment outputs should be left open-circuit.

## 8. Characteristics of the I<sup>2</sup>C-bus

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 8.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as a control signal (see Figure 17).



#### 8.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition - S.

A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition - P.

The START and STOP conditions are illustrated in Figure 18.



#### 8.3 System configuration

A device generating a message is a transmitter, a device receiving a message is the receiver. The device that controls the message is the master and the devices which are controlled by the master are the slaves. The system configuration is shown in <u>Figure 19</u>.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.



#### 8.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte.
- A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an
  acknowledge on the last byte that has been clocked out of the slave. In this event, the
  transmitter must leave the data line HIGH to enable the master to generate a STOP
  condition.

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 20.



#### 8.5 I<sup>2</sup>C-bus controller

The PCE85176AUG acts as an I<sup>2</sup>C-bus slave receiver. It does not initiate I<sup>2</sup>C-bus transfers or transmit data to an I<sup>2</sup>C-bus master receiver. The only data outputs from the PCE85176AUG are the acknowledge signals.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

#### 8.6 Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

#### 8.7 I<sup>2</sup>C-bus protocol

Two  $I^2C$ -bus slave addresses (0111 000 and 0111 001) are used to address the PCE85176AUG. The entire  $I^2C$ -bus slave address byte is shown in Table 22.

Table 22. I<sup>2</sup>C slave address byte

|     | Slave add | lave address |   |   |   |   |     |     |  |  |  |
|-----|-----------|--------------|---|---|---|---|-----|-----|--|--|--|
| Bit | 7         | 6            | 5 | 4 | 3 | 2 | 1   | 0   |  |  |  |
|     | MSB       |              |   |   |   |   |     | LSB |  |  |  |
|     | 0         | 1            | 1 | 1 | 0 | 0 | SA0 | R/W |  |  |  |

The PCE85176AUG is a write-only device and will not respond to a read access, therefore bit 0 should always be logic 0. Bit 1 of the slave address byte that a PCE85176AUG responds to, is defined by the level tied to its SA0 input ( $V_{SS}$  for logic 0 and  $V_{DD}$  for logic 1).

The I<sup>2</sup>C-bus protocol is shown in <u>Figure 21</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by one of two possible PCE85176AUG slave addresses available.



The last command byte sent is identified by resetting its most significant bit, continuation bit C (see Figure 22).



## 9. Internal circuitry



## 10. Safety notes

#### **CAUTION**



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

#### CAUTION



Static voltages across the liquid crystal display can build up when the LCD supply voltage  $(V_{LCD})$  is on while the IC supply voltage  $(V_{DD})$  is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts,  $V_{LCD}$  and  $V_{DD}$  must be applied or removed together.

#### **CAUTION**



Semiconductors are light sensitive. Exposure to light sources can cause the IC to malfunction. The IC must be protected against light. The protection must be applied to all sides of the IC.

## 11. Limiting values

Table 23. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions                                                  |     | Min  | Max   | Unit |
|----------------------|---------------------------------|-------------------------------------------------------------|-----|------|-------|------|
| $V_{DD}$             | supply voltage                  |                                                             |     | -0.5 | +6.5  | V    |
| $V_{LCD}$            | LCD supply voltage              |                                                             |     | -0.5 | +6.5  | V    |
| V <sub>I</sub>       | input voltage                   | on each of the pins CLK,<br>SDA, SCL, T1 to T4, SA0,<br>OSC |     | -0.5 | +6.5  | V    |
| Vo                   | output voltage                  | on each of the pins S0 to S39, BP0 to BP3                   |     | -0.5 | +6.5  | V    |
| l <sub>l</sub>       | input current                   |                                                             |     | -10  | +10   | mA   |
| Io                   | output current                  |                                                             |     | -10  | +10   | mA   |
| I <sub>DD</sub>      | supply current                  |                                                             |     | -50  | +50   | mA   |
| I <sub>DD(LCD)</sub> | LCD supply current              |                                                             |     | -50  | +50   | mA   |
| I <sub>SS</sub>      | ground supply current           |                                                             |     | -50  | +50   | mA   |
| P <sub>tot</sub>     | total power dissipation         |                                                             |     | -    | 400   | mW   |
| Po                   | output power                    |                                                             |     | -    | 100   | mW   |
| V <sub>ESD</sub>     | electrostatic discharge voltage | НВМ                                                         | [1] | -    | ±3500 | V    |
| I <sub>lu</sub>      | latch-up current                |                                                             | [2] | -    | 100   | mA   |
| T <sub>stg</sub>     | storage temperature             |                                                             | [3] | -55  | +150  | °C   |
| T <sub>amb</sub>     | ambient temperature             | operating device                                            |     | -40  | +85   | °C   |

<sup>[1]</sup> Pass level; Human Body Model (HBM), according to Ref. 9 "JESD22-A114"

<sup>[2]</sup> Pass level; latch-up testing according to Ref. 10 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

<sup>[3]</sup> According to the store and transport requirements (see Ref. 14 "UM10569") the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

#### 12. Static characteristics

Table 24. Static characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 5.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol               | Parameter                            | Conditions                                                                 |     | Min             | Тур | Max                | Unit |
|----------------------|--------------------------------------|----------------------------------------------------------------------------|-----|-----------------|-----|--------------------|------|
| Supplies             |                                      |                                                                            |     | 1               |     | '                  |      |
| $V_{DD}$             | supply voltage                       |                                                                            | 1.8 | -               | 5.5 | V                  |      |
| V <sub>LCD</sub>     | LCD supply voltage                   |                                                                            | [1] | 2.5             | -   | 5.5                | V    |
| I <sub>DD</sub>      | supply current                       | $f_{clk(ext)} = 1536 \text{ Hz}$ [2] - 3.5                                 |     | 7               | μΑ  |                    |      |
|                      |                                      | V <sub>DD</sub> = 3.0 V; T <sub>amb</sub> = 25 °C                          |     | -               | 2.7 | -                  | μΑ   |
| I <sub>DD(LCD)</sub> | LCD supply current                   | $f_{clk(ext)} = 1536 \text{ Hz}$                                           |     | -               | 23  | 32                 | μА   |
|                      |                                      | V <sub>LCD</sub> = 3.0 V;<br>T <sub>amb</sub> = 25 °C                      | -   | 13              | -   | μА                 |      |
| Logic <sup>[3]</sup> |                                      |                                                                            |     | ,               | •   |                    | ·    |
| V <sub>IL</sub>      | LOW-level input voltage              | on pins CLK, T2 to T4, OSC,<br>SA0, SCL, SDA                               |     | V <sub>SS</sub> | -   | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>      | HIGH-level input voltage             | on pins CLK, OSC, T2 to T4, [4][5] 0.7V <sub>DD</sub> SA0, SCL, SDA        |     |                 | -   | $V_{DD}$           | V    |
| I <sub>OL</sub>      | LOW-level output current             | output sink current;<br>V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5 V     |     |                 | ,   |                    |      |
|                      |                                      | on pin CLK                                                                 |     | 1               | -   | -                  | mΑ   |
|                      |                                      | on pin SDA                                                                 |     | 3               | -   | -                  | mA   |
| I <sub>OH(CLK)</sub> | HIGH-level output current on pin CLK | output source current;<br>V <sub>OH</sub> = 4.6 V; V <sub>DD</sub> = 5 V   |     | 1               | -   | -                  | mA   |
| IL                   | leakage current                      | $V_I = V_{DD}$ or $V_{SS}$ ;<br>on pins CLK, SCL, SDA, T2<br>to T4 and SA0 |     | -1              | -   | +1                 | μА   |
| I <sub>L(OSC)</sub>  | leakage current on pin<br>OSC        | $V_I = V_{DD}$                                                             |     | -1              | -   | +1                 | μА   |
| Cı                   | input capacitance                    |                                                                            | [6] | -               | -   | 7                  | pF   |
| LCD outp             | uts                                  |                                                                            |     |                 | •   |                    |      |
| ΔV <sub>O</sub>      | output voltage variation             | on pins BP0 to BP3 and S0 to S39                                           |     | -100            | -   | +100               | mV   |
| R <sub>O</sub>       | output resistance                    | $V_{LCD} = 5 V$                                                            | [7] |                 | '   | 1                  | 1    |
|                      |                                      | on pins BP0 to BP3                                                         | -   | 1.5             | -   | kΩ                 |      |
|                      |                                      | on pins S0 to S39                                                          |     | -               | 6.0 | -                  | kΩ   |

- [1]  $V_{LCD} > 3 \text{ V for } \frac{1}{3} \text{ bias.}$
- [2] LCD outputs are open-circuit; inputs at V<sub>SS</sub> or V<sub>DD</sub>; external clock with 50 % duty factor; I<sup>2</sup>C-bus inactive.
- [3] The I<sup>2</sup>C-bus interface of PCE85176AUG is 5 V tolerant.
- [4] When tested, I<sup>2</sup>C pins SCL and SDA have no diode to V<sub>DD</sub> and may be driven to the V<sub>I</sub> limiting values given in <u>Table 23</u> (see <u>Figure 23</u> as well).
- [5] Propagation delay of driver between clock (CLK) and LCD driving signals.
- [6] Periodically sampled, not 100 % tested.
- [7] Outputs measured one at a time.

PCE85176AUG

**Product data sheet** 

All information provided in this document is subject to legal disclaimers.

## 13. Dynamic characteristics

Table 25. Dynamic characteristics

 $V_{DD}$  = 1.8 V to 5.5 V;  $V_{SS}$  = 0 V;  $V_{LCD}$  = 2.5 V to 5.5 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                              | Parameter                                        | Conditions                  | Min  | Тур  | Max  | Unit |
|-------------------------------------|--------------------------------------------------|-----------------------------|------|------|------|------|
| Clock                               |                                                  |                             |      | ,    | ,    | ,    |
| f <sub>clk(int)</sub>               | internal clock frequency                         | [1]                         | 1440 | 1850 | 2640 | Hz   |
| f <sub>clk(ext)</sub>               | external clock frequency                         |                             | 960  | -    | 2640 | Hz   |
| f <sub>fr</sub>                     | frame frequency                                  | internal clock              | 60   | 77   | 110  | Hz   |
|                                     |                                                  | external clock              | 40   | -    | 110  | Hz   |
| t <sub>clk(H)</sub>                 | HIGH-level clock time                            |                             | 60   | -    | -    | μS   |
| t <sub>clk(L)</sub>                 | LOW-level clock time                             |                             | 60   | -    | -    | μS   |
| t <sub>PD(drv)</sub>                | driver propagation delay                         | V <sub>LCD</sub> = 5 V      |      | -    | 30   | μS   |
| I <sup>2</sup> C-bus <sup>[3]</sup> |                                                  |                             | •    | ·    |      | ·    |
| Pin SCL                             |                                                  |                             |      |      |      |      |
| f <sub>SCL</sub>                    | SCL clock frequency                              |                             | -    | -    | 400  | kHz  |
| t <sub>LOW</sub>                    | LOW period of the SCL clock                      |                             | 1.3  | -    | -    | μS   |
| t <sub>HIGH</sub>                   | HIGH period of the SCL clock                     |                             | 0.6  | -    | -    | μS   |
| Pin SDA                             |                                                  |                             | +    |      | +    |      |
| t <sub>SU;DAT</sub>                 | data set-up time                                 |                             | 100  | -    | -    | ns   |
| t <sub>HD;DAT</sub>                 | data hold time                                   |                             | 0    | -    | -    | ns   |
| Pins SCL                            | and SDA                                          |                             |      |      | ,    | ,    |
| t <sub>BUF</sub>                    | bus free time between a STOP and START condition |                             | 1.3  | -    | -    | μs   |
| t <sub>SU;STO</sub>                 | set-up time for STOP condition                   |                             | 0.6  | -    | -    | μS   |
| t <sub>HD;STA</sub>                 | hold time (repeated)<br>START condition          |                             | 0.6  | -    | -    | μS   |
| t <sub>SU;STA</sub>                 | set-up time for a repeated START condition       |                             | 0.6  | -    | -    | μS   |
| t <sub>r</sub>                      | rise time of both SDA and                        | f <sub>SCL</sub> = 400 kHz  | -    | -    | 0.3  | μS   |
|                                     | SCL signals                                      | f <sub>SCL</sub> < 125 kHz  | -    | -    | 1.0  | μS   |
| t <sub>f</sub>                      | fall time of both SDA and SCL signals            |                             | -    | -    | 0.3  | μS   |
| C <sub>b</sub>                      | capacitive load for each bus line                |                             | -    | -    | 400  | pF   |
| t <sub>w(spike)</sub>               | spike pulse width                                | on the I <sup>2</sup> C-bus | -    | -    | 50   | ns   |

<sup>[1]</sup> Typical output duty factor: 50 % measured at the CLK output pin.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> Not tested in production.

<sup>[3]</sup> All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .







## 14. Application information

#### 14.1 Track resistance on the I<sup>2</sup>C-bus lines

The SDA line of an  $I^2C$  device is an open-drain output which therefore needs an external pull-up resistor ( $R_{PU}$ ). In Chip-On Glass (COG) applications, the track resistance ( $R_{ITO}$ ) from the SDA pin to the SDA system line can be significant. For this reason, it is possible that the two resistances are forming a voltage divider. Such a divider could prevent that the acknowledge cycle generated by the PCE85176AUG can be interpreted as logic 0 by the master. To guarantee a valid LOW level, it is necessary that the  $R_{ITO}$  from the SDA pin to the SDA system line is minimized.



The logic output voltage is calculated with Equation 6:

$$V_{O(log)} = \frac{R_{I(SDA)} + R_{I(VSS)}}{R_{PU} + R_{I(SDA)} + R_{I(VSS)}} \times V_{DD}$$
 (6)

For further information on this topic, see Ref. 1 "AN10170".

## 15. Bare die outline



Fig 27. Bare die outline of PCE85176AUG

PCE85176AUG All information provided in this document is subject to legal disclaimers.

Table 26. Dimensions of PCE85176AUG

Original dimensions are in mm.

| Unit (mm) | Α    | A <sub>1</sub> | A <sub>2</sub> | b     | D   | E   | L     |
|-----------|------|----------------|----------------|-------|-----|-----|-------|
| max       | -    | -              | -              | -     | -   | -   | -     |
| nom       | 0.40 | 0.015          | 0.38           | 0.051 | 2.1 | 1.8 | 0.054 |
| min       | -    | -              | -              | -     | -   | -   | -     |

#### Table 27. Bump location for PCE85176AUG

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip (see Figure 27).

| Symbol    | Bump                        | Location |        | Pitch |       | Description                                   |
|-----------|-----------------------------|----------|--------|-------|-------|-----------------------------------------------|
|           | X (μm) Y (μm) X (μm) Y (μm) |          |        |       |       |                                               |
| SDA       | 1                           | -52.4    | -843.7 | -     | -     | I <sup>2</sup> C-bus serial data input/output |
| SCL       | 2                           | 91.5     | -843.7 | 143.9 | 0     | I <sup>2</sup> C-bus serial clock input       |
| SCL       | 3                           | 163.5    | -843.7 | 72    | 0     |                                               |
| T1        | 4                           | 347.6    | -843.7 | 184.1 | 0     | test pin                                      |
| CLK       | 5                           | 451.1    | -843.7 | 103.5 | 0     | external clock input/output                   |
| $V_{DD}$  | 6                           | 559.1    | -843.7 | 108   | 0     | supply voltage                                |
| osc       | 7                           | 722.9    | -843.7 | 163.8 | 0     | internal oscillator enable input              |
| T2        | 8                           | 817.8    | -843.7 | 94.9  | 0     | test pins                                     |
| T3        | 9                           | 972.5    | -612.9 | -     | -     |                                               |
| T4        | 10                          | 972.5    | -495.9 | 0     | 117   |                                               |
| SA0       | 11                          | 972.5    | -378.9 | 0     | 117   | I <sup>2</sup> C-bus address input; bit 0     |
| $V_{SS}$  | 12                          | 972.5    | -203.4 | 0     | 175.5 | ground supply voltage                         |
| $V_{LCD}$ | 13                          | 972.5    | 27.8   | 0     | 231.2 | LCD supply voltage                            |
| BP0       | 14                          | 972.5    | 174.5  | 0     | 146.7 | LCD backplane outputs                         |
| BP2       | 15                          | 972.5    | 250.8  | 0     | 76.3  |                                               |
| BP1       | 16                          | 972.5    | 327.0  | 0     | 76.2  |                                               |
| BP3       | 17                          | 972.5    | 403.2  | 0     | 76.2  |                                               |
| S0        | 18                          | 972.5    | 511.2  | 0     | 108   | LCD segment outputs                           |
| S1        | 19                          | 972.5    | 583.2  | 0     | 72    |                                               |
| S2        | 20                          | 972.5    | 655.2  | 0     | 72    |                                               |
| S3        | 21                          | 972.5    | 727.2  | 0     | 72    |                                               |
| S4        | 22                          | 329.2    | 843.7  | -     | -     |                                               |
| S5        | 23                          | 246.0    | 843.7  | 83.2  | 0     |                                               |
| S6        | 24                          | 162.7    | 843.7  | 83.3  | 0     |                                               |
| S7        | 25                          | 79.5     | 843.7  | 83.2  | 0     |                                               |
| S8        | 26                          | -3.8     | 843.7  | 83.3  | 0     |                                               |
| S9        | 27                          | -87.0    | 843.7  | 83.2  | 0     |                                               |
| S10       | 28                          | -170.3   | 843.7  | 83.3  | 0     |                                               |
| S11       | 29                          | -253.5   | 843.7  | 83.2  | 0     |                                               |
| S12       | 30                          | -336.8   | 843.7  | 83.3  | 0     |                                               |
| S13       | 31                          | -420.0   | 843.7  | 83.2  | 0     |                                               |
| S14       | 32                          | -503.3   | 843.7  | 83.3  | 0     |                                               |

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

Table 27. Bump location for PCE85176AUG ...continued

All x/y coordinates represent the position of the center of each bump with respect to the center (x/y = 0) of the chip (see Figure 27).

| Symbol | Bump | Location      | 1             | Pitch         |               | Description                                   |
|--------|------|---------------|---------------|---------------|---------------|-----------------------------------------------|
|        |      | <b>Χ (μm)</b> | <b>Υ (μm)</b> | <b>Χ (μm)</b> | <b>Υ (μm)</b> |                                               |
| S15    | 33   | -586.5        | 843.7         | 83.2          | 0             | LCD segment outputs                           |
| S16    | 34   | -669.8        | 843.7         | 83.3          | 0             |                                               |
| S17    | 35   | -753.0        | 843.7         | 83.2          | 0             |                                               |
| S18    | 36   | -972.5        | 643.6         | -             | -             |                                               |
| S19    | 37   | -972.5        | 559.6         | 0             | 84            |                                               |
| S20    | 38   | -972.5        | 476.2         | 0             | 83.4          |                                               |
| S21    | 39   | -972.5        | 392.8         | 0             | 83.4          |                                               |
| S22    | 40   | -972.5        | 309.4         | 0             | 83.4          |                                               |
| S23    | 41   | -972.5        | 225.9         | 0             | 83.5          |                                               |
| S24    | 42   | -972.5        | 142.5         | 0             | 83.4          |                                               |
| S25    | 43   | -972.5        | 59.1          | 0             | 83.4          |                                               |
| S26    | 44   | -972.5        | -24.4         | 0             | 83.5          |                                               |
| S27    | 45   | -972.5        | -107.8        | 0             | 83.4          |                                               |
| S28    | 46   | -972.5        | -191.2        | 0             | 83.4          |                                               |
| S29    | 47   | -972.5        | -274.7        | 0             | 83.5          |                                               |
| S30    | 48   | -972.5        | -358.1        | 0             | 83.4          |                                               |
| S31    | 49   | -972.5        | -441.5        | 0             | 83.4          |                                               |
| S32    | 50   | -972.5        | -525.0        | 0             | 83.5          |                                               |
| S33    | 51   | -972.5        | -607.6        | 0             | 82.6          |                                               |
| S34    | 52   | -753.0        | -843.7        | -             | -             |                                               |
| S35    | 53   | -681.0        | -843.7        | 72            | 0             |                                               |
| S36    | 54   | -609.0        | -843.7        | 72            | 0             |                                               |
| S37    | 55   | -537.0        | -843.7        | 72            | 0             |                                               |
| S38    | 56   | -465.0        | -843.7        | 72            | 0             |                                               |
| S39    | 57   | -393.0        | -843.7        | 72            | 0             |                                               |
| SDA    | 58   | -214.4        | -843.7        | 178.6         | 0             | I <sup>2</sup> C-bus serial data input/output |
| SDA    | 59   | -124.4        | -843.7        | 90            | 0             |                                               |



PCE85176AUG

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved.

#### Table 28. Alignment marks

All x/y coordinates represent the position of the REF point (see <u>Figure 28</u>) with respect to the center (x/y = 0) of the chip (see <u>Figure 2</u>, and <u>Figure 27</u>).

| Symbol | Location      |               | Dimension (μm) |
|--------|---------------|---------------|----------------|
|        | <b>Χ (μm)</b> | <b>Υ (μm)</b> |                |
| Q1     | -987.1        | -778.0        | 45 × 45        |
| C1     | 955.4         | -778.0        | 45 × 45        |

Table 29. Gold bump hardness

| Type number    | Min | Max | Unit <sup>[1]</sup> |
|----------------|-----|-----|---------------------|
| PCE85176AUG/DA | 60  | 120 | HV                  |

<sup>[1]</sup> Pressure of diamond head: 10 g to 50 g.

# 16. Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in *JESD625-A*, *IEC 61340-5* or equivalent standards.

# 17. Packing information

#### 17.1 Tray information for PCE85176AUG



PCE85176AUG

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved

**Table 30.** Dimensions of tray for PCE85176AUG See *Figure 29*.

| Symbol | Description                                             | Value   |
|--------|---------------------------------------------------------|---------|
| Α      | pocket pitch in x direction                             | 3.2 mm  |
| В      | pocket pitch in y direction                             | 3.0 mm  |
| С      | pocket width in x direction                             | 2.2 mm  |
| D      | pocket width in y direction                             | 1.9 mm  |
| E      | tray width in x direction                               | 50.8 mm |
| F      | tray width in y direction                               | 50.8 mm |
| G      | pitch from edge of tray to pocket center in x direction | 4.6 mm  |
| Н      | pitch from edge of tray to pocket center in y direction | 4.4 mm  |
| N      | number of pockets, x direction                          | 14      |
| М      | number of pockets, y direction                          | 15      |

The orientation of the IC in a pocket is indicated by the position of the IC type name on the die surface with respect to the chamfer on the upper left corner of the tray (see <u>Figure 30</u>). Refer to the bare die outline drawing (see <u>Figure 27</u>) for the orientation and position of the type name on the die surface.



# Appendix

# 18.1 LCD segment driver selection

| Table 31. Selec | ction | of LC | D sec   | Selection of LCD segment drivers | drive | LS  |     |                     |                      |                      |                      |                           |                       |                  |          |             |
|-----------------|-------|-------|---------|----------------------------------|-------|-----|-----|---------------------|----------------------|----------------------|----------------------|---------------------------|-----------------------|------------------|----------|-------------|
| Type name       | Nun   | ber o | of eler | Number of elements at MUX        | at MI | ×   |     | V <sub>DD</sub> (V) | V <sub>LCD</sub> (V) | f <sub>fr</sub> (Hz) | V <sub>LCD</sub> (V) | V <sub>LCD</sub> (V)      | T <sub>amb</sub> (°C) | Interface        | Package  | AEC-        |
|                 | 7:    | 1:2   | 1:3     | 1:4                              | 1:6   | 1:8 | 1:9 |                     |                      |                      | charge<br>pump       | temperature<br>compensat. |                       |                  |          | Q100        |
| PCA8553DTT      | 40    | 80    | 120     | 160                              | ,     |     |     | 1.8 to 5.5          | 1.8 to 5.5           | 32 to 256[1]         | z                    | z                         | -40 to 105            | 12C / SPI        | TSSOP56  | >           |
| PCA8546ATT      |       | ı     |         | 176                              | ı     | 1   | ı   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | Z                         | -40 to 95             | 1 <sup>2</sup> C | TSSOP56  | >           |
| PCA8546BTT      |       | ,     |         | 176                              |       |     |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | z                         | -40 to 95             | SPI              | TSSOP56  | >           |
| PCA8547AHT      | 44    | 88    |         | 176                              |       |     |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>&gt;</b>          | <b>&gt;</b>               | -40 to 95             | 1 <sup>2</sup> C | TQFP64   | >           |
| PCA8547BHT      | 44    | 88    |         | 176                              |       |     |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | >-                   | >-                        | -40 to 95             | SPI              | TQFP64   | >           |
| PCF85134HL      | 09    | 120   | 180     | 240                              | ı     | ı   |     | 1.8 to 5.5          | 2.5 to 6.5           | 82                   | z                    | z                         | -40 to 85             | 1 <sup>2</sup> C | LQFP80   | z           |
| PCA85134H       | 09    | 120   | 180     | 240                              | ı     | ı   |     | 1.8 to 5.5          | 2.5 to 8             | 82                   | z                    | z                         | -40 to 95             | 1 <sup>2</sup> C | LQFP80   | >           |
| PCA8543AHL      | 09    | 120   |         | 240                              | ı     |     |     | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>&gt;</b>          | <b>&gt;</b>               | -40 to 105            | 1 <sup>2</sup> C | LQFP80   | >           |
| PCF8545ATT      |       |       |         | 176                              | 252   | 320 |     | 1.8 to 5.5          | 2.5 to 5.5           | 60 to 300[1]         | z                    | z                         | -40 to 85             | 1 <sup>2</sup> C | TSSOP56  | z           |
| PCF8545BTT      |       | ,     |         | 176                              | 252   | 320 |     | 1.8 to 5.5          | 2.5 to 5.5           | 60 to 300[1]         | z                    | z                         | -40 to 85             | SPI              | TSSOP56  | z           |
| PCF8536AT       |       |       |         | 176                              | 252   | 320 |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | z                         | -40 to 85             | 1 <sup>2</sup> C | TSSOP56  | z           |
| PCF8536BT       |       | ı     |         | 176                              | 252   | 320 | ı   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | Z                         | -40 to 85             | SPI              | TSSOP56  | z           |
| PCA8536AT       | ı     | ı     | ı       | 176                              | 252   | 320 |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | Z                         | -40 to 95             | 1 <sup>2</sup> C | TSSOP56  | >           |
| PCA8536BT       | ı     | ı     | ı       | 176                              | 252   | 320 | ı   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | z                    | Z                         | -40 to 95             | SPI              | TSSOP56  | <b>&gt;</b> |
| PCF8537AH       | 44    | 88    | ı       | 176                              | 276   | 352 |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>\</b>             | ٨                         | -40 to 85             | 1 <sup>2</sup> C | TQFP64   | z           |
| PCF8537BH       | 44    | 88    |         | 176                              | 276   | 352 |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>&gt;</b>          | <b>&gt;</b>               | -40 to 85             | SPI              | TQFP64   | z           |
| PCA8537AH       | 4     | 88    | ı       | 176                              | 276   | 352 |     | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | >                    | <b>\</b>                  | -40 to 95             | 1 <sup>2</sup> C | TQFP64   | >           |
| PCA8537BH       | 44    | 88    | ı       | 176                              | 276   | 352 | ı   | 1.8 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>\</b>             | ٨                         | -40 to 95             | SPI              | TQFP64   | <b>&gt;</b> |
| PCA9620H        | 09    | 120   |         | 240                              | 320   | 480 |     | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>&gt;</b>          | <b>&gt;</b>               | -40 to 105            | 1 <sup>2</sup> C | LQFP80   | >           |
| PCA9620U        | 09    | 120   |         | 240                              | 320   | 480 |     | 2.5 to 5.5          | 2.5 to 9             | 60 to 300[1]         | <b>&gt;</b>          | <b>&gt;</b>               | -40 to 105            | 1 <sup>2</sup> C | Bare die | >           |
| PCF8576DU       | 40    | 80    | 120     | 160                              | ı     | ı   | ı   | 1.8 to 5.5          | 2.5 to 6.5           | 77                   | z                    | Z                         | -40 to 85             | 1 <sup>2</sup> C | Bare die | z           |
| PCF8576EUG      | 40    | 80    | 120     | 160                              |       |     | 1   | 1.8 to 5.5          | 2.5 to 6.5           | 77                   | z                    | z                         | -40 to 85             | 1 <sup>2</sup> C | Bare die | z           |
| PCA8576FUG      | 40    | 80    | 120     | 160                              | ı     |     | ı   | 1.8 to 5.5          | 2.5 to 8             | 200                  | z                    | Z                         | -40 to 105            | 1 <sup>2</sup> C | Bare die | <b>&gt;</b> |
| PCF85133U       | 80    | 160   | 240     | 320                              | 1     |     |     | 1.8 to 5.5          | 2.5 to 6.5           | 82, 110 <u>[2]</u>   | z                    | Z                         | -40 to 85             | 1 <sup>2</sup> C | Bare die | z           |
| PCA85133U       | 80    | 160   | 240     | 320                              |       |     |     | 1.8 to 5.5          | 2.5 to 8             | 82, 110 <u>[2]</u>   | z                    | Z                         | -40 to 95             | 1 <sup>2</sup> C | Bare die | >-          |

PCE85176AUG

<u>∞</u>

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserve

AEC-Q100 z z > Package Bare die Interface SPI 12C / SPI 12C / SPI 12C /  $\frac{1}{2}$ C  $^{12}$ C  $\frac{1}{2}$ C  $\frac{1}{2}$ C -40 to 105 -40 to 105 -40 to 105 T<sub>amb</sub> (°C) 92 -40 to 85 -40 to 95 -40 to 85 -40 to temperature compensat. V<sub>LCD</sub> (V) z z > zz > > V<sub>LCD</sub> (V) charge z z z z 117 to 176[1] 45 to 300[1] 45 to 300[1] 45 to 300[1] 220<mark>[2</mark>] 60 to 90[1] 60 to 90[1] f<sub>fr</sub> (Hz) 150, VLCD (V) 1.8 to 8 1.8 to 8 1.8 to 8 2.5 to 8 4 to 12 4 to 12 4 to 12 5.5 1.8 to 5.5 1.8 to 5.5 2.5 to 5.5 1.8 to 5.5 1.8 to 5.5 2.5 to 5.5 V<sub>DD</sub> (V) 2.5 to Selection of LCD segment drivers ...continued 918 918 816 816 Number of elements at MUX 612 612 1:6 408 640 640 408 408 320 640 <del>1</del>: 480 480 480 240 <u>ლ</u> 204 320 320 320 160 204 204 ? 102 160 102 102 160 09 Ξ 80 PCA8530DUG PCA85233UG PCF8538UG PCA8538UG PCA85232U PCF85132U PCA85132U Type name

Software programmable.  $\Xi$ 

Hardware selectable.

PCE85176AUG

nation provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved

Table 31.

#### 19. Abbreviations

Table 32. Abbreviations

| Acronym          | Description                             |
|------------------|-----------------------------------------|
| CMOS             | Complementary Metal-Oxide Semiconductor |
| DC               | Direct Current                          |
| НВМ              | Human Body Model                        |
| I <sup>2</sup> C | Inter-Integrated Circuit                |
| IC               | Integrated Circuit                      |
| LCD              | Liquid Crystal Display                  |
| LSB              | Least Significant Bit                   |
| MSB              | Most Significant Bit                    |
| RAM              | Random Access Memory                    |
| RC               | Resistance and Capacitance              |
| RMS              | Root Mean Square                        |
| SCL              | Serial CLock line                       |
| SDA              | Serial DAta Line                        |

#### 20. References

- [1] AN10170 Design guidelines for COG modules with NXP monochrome LCD drivers
- [2] AN10365 Surface mount reflow soldering description
- [3] AN10439 Wafer Level Chip Size Package
- [4] AN10706 Handling bare die
- [5] AN10853 ESD and EMC sensitivity of IC
- [6] AN11267 EMC and system level ESD design guidelines for LCD drivers
- [7] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [8] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [9] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [10] JESD78 IC Latch-Up Test
- [11] **JESD625-A** Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [12] R\_10015 Chip-On-Glass (COG) a cost-effective and reliable technology for LCD displays
- [13] UM10204 I<sup>2</sup>C-bus specification and user manual
- [14] UM10569 Store and transport requirements

4 × 40 LCD segment driver for Chip-On-Glass

# 21. Revision history

#### Table 33. Revision history

| Document ID     | Release date | Data sheet status  | Change notice | Supersedes |
|-----------------|--------------|--------------------|---------------|------------|
| PCE85176AUG v.1 | 20150112     | Product data sheet | -             | -          |

### 22. Legal information

#### 22.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 22.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 22.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCE85176AUG

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved.

#### 4 × 40 LCD segment driver for Chip-On-Glass

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Bare die — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers.

NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used.

All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department.

#### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

#### 23. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 4 x 40 LCD segment driver for Chip-On-Glass

# 24. Tables

| Table 1.  | Ordering information                          | 2  |
|-----------|-----------------------------------------------|----|
| Table 2.  | Ordering options                              | 2  |
| Table 3.  | Marking codes                                 | 2  |
| Table 4.  | Pin description                               |    |
| Table 5.  | Definition of PCE85176AUG commands            | 4  |
| Table 6.  | C bit description                             |    |
| Table 7.  | Mode-set command bit allocation               | 5  |
| Table 8.  | Mode-set command bit description              | 5  |
| Table 9.  | Load-data-pointer command bit allocation      | 5  |
| Table 10. | Load-data-pointer command bit description .   | 5  |
| Table 11. | Initialize-RAM command bit allocation         | 6  |
| Table 12. | Initialize-RAM command bit description        |    |
| Table 13. | Bank-select command bit allocation            | 6  |
| Table 14. | Bank-select command bit description           |    |
| Table 15. | Blink-select command bit allocation           | 7  |
| Table 16. | Blink-select command bit description          | 7  |
| Table 17. | Blink frequencies                             | 8  |
| Table 18. | Standard RAM filling in 1:3 multiplex         |    |
|           | drive mode                                    | 12 |
| Table 19. | Entire RAM filling by rewriting in 1:3        |    |
|           | multiplex drive mode                          |    |
| Table 20. | Selection of possible display configurations. | 16 |
| Table 21. | Biasing characteristics                       | 17 |
| Table 22. | I <sup>2</sup> C slave address byte           | 28 |
| Table 23. | Limiting values                               | 30 |
| Table 24. | Static characteristics                        | 31 |
| Table 25. | Dynamic characteristics                       | 32 |
| Table 26. | Dimensions of PCE85176AUG                     | 36 |
| Table 27. | Bump location for PCE85176AUG                 | 36 |
| Table 28. | Alignment marks                               | 38 |
| Table 29. | Gold bump hardness                            |    |
| Table 30. | Dimensions of tray for PCE85176AUG            | 39 |
| Table 31. | Selection of LCD segment drivers              |    |
| Table 32. | Abbreviations                                 | 42 |
| Table 33  | Revision history                              | 43 |

# 4 x 40 LCD segment driver for Chip-On-Glass

# 25. Figures

| Fig 1.  | Block diagram of PCE85176AUG                            | 2  |
|---------|---------------------------------------------------------|----|
| Fig 2.  | Pinning diagram for PCE85176AUG (bare die)              | 3  |
| Fig 3.  | Display RAM bitmap                                      | 9  |
| Fig 4.  | Relationship between LCD layout, drive mode,            |    |
|         | display RAM filling order, and display data             |    |
|         | transmitted over the I <sup>2</sup> C-bus1              | 0  |
| Fig 5.  | RAM writing procedure1                                  | 1  |
| Fig 6.  | RAM banks in static and multiplex                       |    |
|         | driving mode 1:2                                        |    |
| Fig 7.  | Bank selection                                          | 4  |
| Fig 8.  | Example of the Bank-select command with                 |    |
|         | multiplex drive mode 1:2                                |    |
| Fig 9.  | Example of displays suitable for PCE85176AUG 1          | 6  |
| Fig 10. | Typical system configuration                            |    |
| Fig 11. | Electro-optical characteristic: relative transmission   |    |
|         | curve of the liquid                                     |    |
| Fig 12. | Static drive mode waveforms2                            | 0  |
| Fig 13. | Waveforms for the 1:2 multiplex drive mode              |    |
|         | with $\frac{1}{2}$ bias                                 | 12 |
| Fig 14. | Waveforms for the 1:2 multiplex drive mode              |    |
|         | with $\frac{1}{3}$ bias                                 | 2  |
| Fig 15. | Waveforms for the 1:3 multiplex drive mode              |    |
|         | with $\frac{1}{3}$ bias                                 | 23 |
| Fig 16. | Waveforms for the 1:4 multiplex drive mode              |    |
|         | with $\frac{1}{3}$ bias                                 |    |
| Fig 17. | Bit transfer                                            |    |
| Fig 18. | Definition of START and STOP conditions 2               |    |
| Fig 19. | System configuration                                    |    |
| Fig 20. | Acknowledgement of the I <sup>2</sup> C-bus             |    |
| Fig 21. | l <sup>2</sup> C-bus protocol                           |    |
| Fig 22. | Format of command byte2                                 |    |
| Fig 23. | Device protection diagram                               |    |
| Fig 24. | Driver timing waveforms                                 |    |
| Fig 25. | I <sup>2</sup> C-bus timing waveforms                   |    |
| Fig 26. | Track resistances on the SDA and V <sub>SS</sub> line 3 |    |
| Fig 27. | Bare die outline of PCE85176AUG                         |    |
| Fig 28. | Alignment marks of PCE85176AUG                          |    |
| Fig 29. | Tray details for PCE85176AUG                            |    |
| Fig 30. | Tray alignment for PCE85176AUG tray3                    | 9  |

# 26. Contents

| 1                  | General description                         | . 1 | 8.3  | System configuration                               | 20 |
|--------------------|---------------------------------------------|-----|------|----------------------------------------------------|----|
| 2                  | Features and benefits                       | . 1 | 8.4  | Acknowledge                                        | 2  |
| 3                  | Ordering information                        |     | 8.5  | I <sup>2</sup> C-bus controller                    | 2  |
| 3.1                | Ordering options                            |     | 8.6  | Input filters                                      |    |
| 4                  | Marking                                     | . 2 | 8.7  | I <sup>2</sup> C-bus protocol                      |    |
| 5                  | Block diagram                               |     | 9    | Internal circuitry                                 |    |
| 6                  | Pinning information                         |     | 10   | Safety notes                                       |    |
| 6.1                | Pinning                                     |     | 11   | Limiting values                                    | 30 |
| 6.2                | Pin description                             |     | 12   | Static characteristics                             | 3  |
| 7                  | Functional description                      |     | 13   | Dynamic characteristics                            | 32 |
| 7.1                | Commands of PCE85176AUG                     |     | 14   | Application information                            |    |
| 7.1<br>7.1.1       | Command: mode-set                           |     | 14.1 | Track resistance on the I <sup>2</sup> C-bus lines |    |
| 7.1.1              | Command: load-data-pointer                  |     | 15   | Bare die outline                                   |    |
| 7.1.3              | Command: Initialize-RAM                     |     | 16   | Handling information                               |    |
| 7.1.4              | Command: bank-select                        |     | 17   |                                                    |    |
| 7.1.5              | Command: blink-select                       |     |      | Packing information                                |    |
| 7.2                | Clock and frame frequency                   |     | 17.1 | Tray information for PCE85176AUG                   |    |
| 7.2.1              | Internal clock                              |     | 18   | Appendix                                           |    |
| 7.2.2              | External clock                              | . 7 | 18.1 | LCD segment driver selection                       |    |
| 7.2.3              | Timing                                      | . 7 | 19   | Abbreviations                                      | 42 |
| 7.2.4              | Blinking                                    |     | 20   | References                                         | 42 |
| 7.3                | Display RAM                                 |     | 21   | Revision history                                   | 43 |
| 7.3.1              | Writing to RAM                              |     | 22   | Legal information                                  | 44 |
| 7.3.2              | Writing to RAM in 1:3 multiplex drive mode  |     | 22.1 | Data sheet status                                  |    |
| 7.3.3              | Writing over the RAM address boundary       |     | 22.2 | Definitions                                        |    |
| 7.3.4              | Bank selection                              |     | 22.3 | Disclaimers                                        | 44 |
| 7.3.4.1<br>7.3.4.2 | Output bank selector                        |     | 22.4 | Trademarks                                         | 4  |
| 7.3.4.3            | Input bank selector                         |     | 23   | Contact information                                | 4  |
| 7.3.4.3            | Initialization                              |     | 24   | Tables                                             |    |
| 7.5                | Possible display configurations             |     | 25   | Figures                                            |    |
| 7.5.1              | LCD bias generator                          |     | 26   | Contents                                           |    |
| 7.5.2              | Display register                            |     | 20   | Contents                                           | 40 |
| 7.5.3              | LCD voltage selector                        |     |      |                                                    |    |
| 7.5.3.1            | Electro-optical performance                 |     |      |                                                    |    |
| 7.5.4              | LCD drive mode waveforms                    |     |      |                                                    |    |
| 7.5.4.1            | Static drive mode                           | 20  |      |                                                    |    |
| 7.5.4.2            | 1:2 Multiplex drive mode                    | 21  |      |                                                    |    |
| 7.5.4.3            | 1:3 Multiplex drive mode                    |     |      |                                                    |    |
| 7.5.4.4            | 1:4 Multiplex drive mode                    |     |      |                                                    |    |
| 7.6                | Backplane and segment outputs               |     |      |                                                    |    |
| 7.6.1              | Backplane outputs                           |     |      |                                                    |    |
| 7.6.2              | Segment outputs                             |     |      |                                                    |    |
| 8                  | Characteristics of the I <sup>2</sup> C-bus |     |      |                                                    |    |
| 8.1                | Bit transfer                                |     |      |                                                    |    |
| 8.2                | START and STOP conditions                   | 26  |      |                                                    |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2015.

All rights reserved.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 12 January 2015
Document identifier: PCE85176AUG