# onsemi

### High Speed Half-Bridge Driver for GaN Power Switches NCP51820

The NCP51820 high-speed, gate driver is designed to meet the stringent requirements of driving enhancement mode (e-mode), high electron mobility transistor (HEMT) and gate injection transistor (GIT), gallium nitrade (GaN) power switches in off-line, half-bridge power topologies. The NCP51820 offers short and matched propagation delays with advanced level shift technology providing -3.5 V to +650 V (typical) common mode voltage range for the high-side drive and -3.5 V to +3.5 V common mode voltage range for the low-side drive. In addition, the device provides stable dV/dt operation rated up to 200 V/ns for both driver output stages in high speed switching applications.

To fully protect the gate of the GaN power transistor against excessive voltage stress, both drive stages employ a dedicated voltage regulator to accurately maintain the gate–source drive signal amplitude. The circuit actively regulates the driver's bias rails and thus protects against potential gate–source over–voltage under various operating conditions.

The NCP51820 offers important protection functions such as independent under-voltage lockout (UVLO), monitoring VDD bias voltage and VDDH and VDDL driver bias and thermal shutdown based on die junction temperature of the device. Programmable dead-time control can be configured to prevent cross-conduction.

#### Features

- 650 V, Integrated High-Side and Low-Side Gate Drivers
- Recommended for Soft Switching Applications
- UVLO Protections for VDD High and Low-Side Drivers
- Dual TTL Compatible Schmitt Trigger Inputs
- Split Output Allows Independent Turn-ON/Turn-OFF Adjustment
- Source Capability: 1 A; Sink Capability: 2 A
- Separated HO and LO Driver Output Stages
- 1 ns Rise and Fall Times Optimized for GaN Devices
- SW and PGND: Negative Voltage Transient up to 3.5 V
- 200 V/ns dV/dt Rating for all SW and PGND Referenced Circuitry
- Maximum Propagation Delay of Less Than 50 ns
- Matched Propagation Delays to Less Than 5 ns
- User Programmable Dead–Time Control
- Thermal Shutdown (TSD)

#### **Typical Applications**

- Driving GaN Power Transistors used in Soft Switching Full or Half–Bridge, LLC, Active Clamp Flyback or Forward, Totem Pole PFC and Synchronous Rectifier Topologies
- Industrial Inverters and Motor Drives
- AC to DC Converters

Downloaded from Arrow.com.



QFN15 4x4, 0.5P CASE 485FN

#### MARKING DIAGRAM





#### **ORDERING INFORMATION**

| Device         | evice Package      |                       |
|----------------|--------------------|-----------------------|
| NCP51820AMNTWG | QFN15<br>(Pb-Free) | 4000 / Tape<br>& Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1



Figure 1. Typical Application Schematic



Figure 2. Internal Block Diagram

#### **PIN CONNECTIONS**



Figure 3. Pin Assignments – 15 Lead QFN (Top View)

#### **PIN DESCRIPTION**

| Pin No. | Name  | Description                                           |
|---------|-------|-------------------------------------------------------|
| 1       | VDDH  | High-side driver positive bias voltage output         |
| 2       | HOSRC | High-side driver sourcing output                      |
| 3       | HOSNK | High-side driver sinking output                       |
| 4       | SW    | Switch-node / high-side driver return                 |
| 5       | VDDL  | Low-side driver positive bias voltage output          |
| 6       | LOSRC | Low-side driver sourcing output                       |
| 7       | LOSNK | Low-side driver sinking output                        |
| 8       | PGND  | Power ground / low-side driver return                 |
| 9       | DT    | Dead time adjustment / mode select                    |
| 10      | SGND  | Logic / signal ground                                 |
| 11      | LIN   | Logic input for low-side gate driver output           |
| 12      | HIN   | Logic input for high-side gate driver output          |
| 13      | EN    | Logic input for disabling the driver (low power mode) |
| 14      | VDD   | Bias voltage for high current driver                  |
| 15      | VBST  | Bootstrap positive bias voltage                       |

| Symbol                                     | R                                                                                         | ating                            | Min  | Max                   | Unit |
|--------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------|------|-----------------------|------|
| V <sub>DD</sub>                            | Low-side and logic-fixed supply volt                                                      | -0.3                             | 20   | V                     |      |
| V <sub>DDL</sub>                           | Low-side supply voltage V <sub>DDL</sub> (interr connect to external voltage source, re   |                                  | -0.3 | 5.5                   | V    |
| V <sub>SW</sub>                            | High-side common mode voltage rar                                                         | nge (SW)                         | -3.5 | 650                   | V    |
| V <sub>DDH</sub>                           | High-side floating supply voltage V <sub>D</sub><br>do not connect to external voltage so | -0.3                             | 5.5  | V                     |      |
| V <sub>BST_SGND</sub>                      | High-side floating supply voltage $V_{BS}$                                                | ST                               | -0.3 | 670                   | V    |
| V <sub>BST_SW</sub>                        | High-side floating supply voltage $V_{BS}$                                                | <sub>ST</sub> (referenced to SW) | -0.3 | 20                    | V    |
| V <sub>HOSRC</sub> ,<br>V <sub>HOSNK</sub> | High-side floating driver sourcing/sinking output voltage (referenced to SW)              |                                  | -0.3 | V <sub>DDH</sub> +0.3 | V    |
| V <sub>PGND</sub>                          | PGND voltage                                                                              |                                  | -3.5 | 3.5                   | V    |
| V <sub>LOSRC</sub> ,<br>V <sub>LOSNK</sub> | Low-side driver sourcing/sinking out                                                      | out voltage (referenced to PGND) | -0.3 | V <sub>DDL</sub> +0.3 | V    |
| V <sub>IN</sub>                            | Logic input voltage (HIN, LIN, and EN                                                     | J)                               | -0.3 | V <sub>DD</sub> +0.3  | V    |
| $V_{DT}$                                   | Dead-time control voltage (DT)                                                            |                                  | -0.3 | V <sub>DD</sub> +0.3  | V    |
| dV <sub>SW</sub> /dt                       | Allowable offset voltage slew rate                                                        |                                  | _    | 200                   | V/ns |
| TJ                                         | Operating Junction Temperature                                                            |                                  | -    | 150                   | °C   |
| T <sub>STG</sub>                           | Storage Temperature Range                                                                 |                                  | -55  | 150                   | °C   |
|                                            | Electrostatic Discharge Capability                                                        | Human Body Model (Note 3)        | -    | 1                     | kV   |
|                                            | 1                                                                                         | Charged Device Model (Note 3)    | _    | 1                     | kV   |

#### ABSOLUTE MAXIMUM RATINGS (All voltages are referenced to SGND pin unless otherwise noted)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

V<sub>DD</sub> - PGND voltage must not exceed 20 V
This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per ANSI/ESDA/JEDEC JS-001-2012

ESD Charged Device Model tested per JESD22-C101.

4. This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78 Class I.

#### **THERMAL CHARACTERISTICS**

| Symbol        | Rating                                                             | Value | Unit  |      |
|---------------|--------------------------------------------------------------------|-------|-------|------|
| $\theta_{JA}$ | Thermal Characteristics,                                           | IS0P  | 245   | °C/W |
|               | QFN15 4x4 (Note 5)<br>Thermal Resistance Junction–Ambient (Note 6) | IS2P  | 188   |      |
| PD            | Power Dissipation (Note 6)                                         | IS0P  | 0.51  | W    |
|               | QFN15 4x4 (Note 5)                                                 |       | 0.665 |      |

5. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

 JEDEC standard: JESD51-2, JESD51-3. Mounted on 76.2×114.3×1.6 mm PCB (FR-4 glass epoxy material). ISOP: one single layer with zero power planes

IS2P: one single layer with two power planes

#### **RECOMMENDED OPERATING CONDITIONS** (All voltages are referenced to SGND pin unless otherwise noted)

| Symbol                                  | Rating                                                    | Min  | Max                 | Unit |
|-----------------------------------------|-----------------------------------------------------------|------|---------------------|------|
| V <sub>DD</sub>                         | Low-side and logic-fixed supply voltage                   | 9    | 17                  | V    |
| V <sub>SW</sub> -SGND                   | SW-SGND maximum dc offset voltage (High-Side driver)      | -    | 580                 | V    |
| V <sub>BST</sub>                        | High-side floating supply voltage V <sub>BST</sub>        | -    | V <sub>SW</sub> +17 | V    |
| V <sub>HOSRC</sub> , V <sub>HOSNK</sub> | High-side floating driver sourcing/sinking output voltage | -    | V <sub>DDH</sub>    | V    |
| V <sub>LOSRC</sub> , V <sub>LOSNK</sub> | Low-side driver sourcing/sinking output voltage           | -    | V <sub>DDL</sub>    | V    |
| V <sub>IN</sub>                         | Logic input voltage (HIN, LIN, and EN)                    | -    | 17                  | V    |
| PGND-SGND                               | PGND-SGND maximum dc offset voltage (Low-Side driver)     | -3.0 | 3.0                 | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

**ELECTRICAL CHARACTERISTICS** (V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BST</sub>) = 15 V, DT = SGND = PGND and C<sub>LOAD</sub> = 330 pF for typical values  $T_J = 25^{\circ}$ C, for min/max values  $T_J = -40^{\circ}$ C to +125°C, unless otherwise specified.) The V<sub>IN</sub> and I<sub>IN</sub> parameters are referenced to SGND. The V<sub>O</sub> and I<sub>O</sub> parameters are referenced to V<sub>SW</sub> and PGND and are applicable to the respective outputs HOSRC, HOSNK, LOSRC, and LOSNK.

| Symbol               | Parameter                                           | Test Conditions and Description            | Min  | Тур  | Max  | Unit |
|----------------------|-----------------------------------------------------|--------------------------------------------|------|------|------|------|
| OWER SUPP            | LY SECTION (VDD)                                    |                                            |      |      |      |      |
| I <sub>QDD</sub>     | Quiescent V <sub>DD</sub> supply current            | $V_{LIN} = V_{HIN} = 0 V, EN = 0 V$        | -    | 100  | 150  | μA   |
| I <sub>PDD</sub>     | Operating V <sub>DD</sub> supply current            | f <sub>LIN</sub> = 500 kHz, average value  | -    | 1.5  | 2.5  | mA   |
| V <sub>DDUV+</sub>   | V <sub>DD</sub> UVLO positive going threshold       | V <sub>DD</sub> = Sweep                    | 8.0  | 8.5  | 9.0  | V    |
| V <sub>DDUV-</sub>   | V <sub>DD</sub> UVLO negative going threshold       | V <sub>DD</sub> = Sweep                    | 7.5  | 8.0  | 8.5  | V    |
| V <sub>DDHYS</sub>   | V <sub>DD</sub> UVLO Hysteresis                     | V <sub>DD</sub> = Sweep                    | -    | 0.5  | -    | V    |
| t <sub>UVDDFLT</sub> | V <sub>DD</sub> UVLO Filter Delay Time (Note 7)     |                                            | -    | 5.3  | -    | μs   |
| OOTSTRAPP            | ED POWER SUPPLY SECTION                             |                                            |      |      |      |      |
| I <sub>LK</sub>      | Offset supply leakage current                       | V <sub>BST</sub> = V <sub>SW</sub> = 600 V | -    | -    | 10   | μA   |
| I <sub>QBST</sub>    | Quiescent V <sub>BST</sub> supply current           | $V_{LIN} = V_{HIN} = 0 V, EN = 5 V$        | -    | 35   | 100  | μA   |
| I <sub>PBST</sub>    | Operating V <sub>BST</sub> supply current           | f <sub>HIN</sub> = 500 kHz, average value  | -    | 1.5  | 2.5  | mA   |
| V <sub>BSTUV+</sub>  | V <sub>BST</sub> UVLO positive going threshold      | V <sub>DD</sub> = 12 V                     | 6.0  | 6.5  | 7.0  | V    |
| V <sub>BSTUV-</sub>  | V <sub>BST</sub> UVLO negative going threshold      | V <sub>DD</sub> = 12 V                     | 5.5  | 6.0  | 6.5  | V    |
| V <sub>HYST</sub>    | V <sub>BST</sub> UVLO Hysteresis                    | V <sub>DD</sub> = 12 V                     | -    | 0.5  | -    | V    |
| ATE DRIVER           | POWER SUPPLY SECTION                                |                                            |      |      |      |      |
| V <sub>DDH</sub>     | V <sub>DDH</sub> -V <sub>SW</sub> regulated voltage | 0 mA < I <sub>O</sub> < 10 mA              | 4.94 | 5.20 | 5.46 | V    |
| V <sub>DDL</sub>     | V <sub>DDL</sub> -PGND regulated voltage            | 1                                          | 4.94 | 5.20 | 5.46 | V    |
| NPUT LOGIC           | SECTION (HIN, LIN and EN)                           |                                            |      |      |      |      |
| V <sub>INH</sub>     | High Level Input Voltage Threshold                  |                                            | -    | -    | 2.5  | V    |
| V <sub>INL</sub>     | Low Level Input Voltage Threshold                   |                                            | 1.2  | -    | -    | V    |
| V <sub>IN_HYS</sub>  | Input Logic Voltage Hysteresis                      |                                            | -    | 0.5  | -    | V    |
| I <sub>IN+</sub>     | High Level Logic Input Bias Current                 | V <sub>HIN</sub> = V <sub>LIN</sub> = 5 V  | 9    | 15   | 21   | μΑ   |
| I <sub>IN-</sub>     | Low Level Logic Input Bias Current                  | V <sub>HIN</sub> = V <sub>LIN</sub> = 0 V  | -    | -    | 2.2  | μΑ   |
| R <sub>IN</sub>      | Input Pull-down Resistance                          | V <sub>HIN</sub> = V <sub>LIN</sub> = 5 V  | -    | 333  | -    | kΩ   |
| EAD-TIME S           | ECTION                                              | •                                          | -    | -    | -    | -    |
| V <sub>DT,MIN</sub>  | Minimum Dead-Time Control Voltage                   | $R_{DT}$ = 30 k $\Omega$                   | 0.45 | 0.60 | 0.75 | V    |
| t <sub>DT,MIN</sub>  | 7                                                   |                                            | 22   | 30   | 38   | ns   |

ELECTRICAL CHARACTERISTICS (V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BST</sub>) = 15 V, DT = SGND = PGND and C<sub>LOAD</sub> = 330 pF for typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to +125°C, unless otherwise specified.) The V<sub>IN</sub> and I<sub>IN</sub> parameters are referenced to SGND. The V<sub>O</sub> and I<sub>O</sub> parameters are referenced to V<sub>SW</sub> and PGND and are applicable to the respective outputs HOSRC, HOSNK, LOSRC, and LOSNK. (continued)

| Symbol                  | Parameter                                                   | Test Conditions and Description      | Min  | Тур  | Max  | Unit |
|-------------------------|-------------------------------------------------------------|--------------------------------------|------|------|------|------|
| DEAD-TIME SE            | CTION                                                       |                                      |      |      |      |      |
| V <sub>DT,MAX</sub>     | Maximum Dead-Time Control Voltage                           | R <sub>DT</sub> = 200 kΩ             | 3.1  | 4.0  | 4.8  | V    |
| t <sub>DT,MAX</sub>     |                                                             |                                      | 160  | 200  | 240  | ns   |
| $\Delta t_{\text{DT}}$  | Dead-Time mismatch between                                  | R <sub>DT</sub> = 30 kΩ              | -    | -    | 5    | ns   |
|                         | $LO \rightarrow HO$ and $HO \rightarrow LO$                 | R <sub>DT</sub> = 200 kΩ             | -    | -    | 10   | ns   |
| V <sub>DT,0</sub>       | Dead-Time Disable Threshold                                 | Cross conduction prevention active   | 0.35 | 0.40 | 0.45 | V    |
| V <sub>DT,OLE</sub>     | High- & Low-Side Overlap Enable<br>Threshold                | Cross conduction prevention disabled | 5.5  | 6.0  | 6.5  | V    |
| PROTECTION S            | SECTION                                                     | ·                                    |      |      |      |      |
| VUVTH_VDDX+             | UVLO Threshold on VDDH and VDDL positive going threshold    |                                      | 4.15 | 4.40 | 4.70 | V    |
| V <sub>UVTH_VDDX-</sub> | UVLO Threshold on VDDH and VDDL<br>negative going threshold |                                      | 4.0  | 4.2  | 4.5  | V    |

| V <sub>UVTH_VDD</sub> x                        | UVLO Threshold on VDDH and VDDL negative going threshold | 4.0 | 4.2 | 4.5 | V  |
|------------------------------------------------|----------------------------------------------------------|-----|-----|-----|----|
| TSD                                            | Thermal Shutdown (Note 7)                                | 150 | -   | -   | °C |
| hys Hysteresis of Thermal Shutdown<br>(Note 7) |                                                          | _   | 50  | _   | °C |

#### GATE DRIVE OUTPUT SECTION

| V <sub>OH</sub>   | High-level output voltage,<br>V <sub>VDDH</sub> -V <sub>HOSRC</sub> or V <sub>VDDL</sub> -V <sub>LOSRC</sub> | I <sub>OSRC</sub> = 10 mA                    | -   | 10  | 40 | mV |
|-------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|-----|----|----|
| V <sub>OL</sub>   | Low-level output voltage,<br>V <sub>HOSNK</sub> -V <sub>SW</sub> or V <sub>LOSNK</sub> –PGND                 | I <sub>OSNK</sub> = 10 mA                    | -   | 5   | 20 | mV |
| I <sub>OSRC</sub> | Peak source current (Note 7)                                                                                 | $C_{LOAD}$ = 200 pF, $R_{gate}$ = 1 $\Omega$ | 0.9 | 1.0 | -  | А  |
| I <sub>OSNK</sub> | Peak sink current (Note 7)                                                                                   | $C_{LOAD}$ = 200 pF, $R_{gate}$ = 1 $\Omega$ | 1.8 | 2.0 | -  | Α  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 7. Guaranteed by design, is not tested in production.

DYNAMIC ELECTRICAL CHARACTERISTICS (V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BST</sub>)=15 V, DT=SGND=PGND and C<sub>LOAD</sub>=330 pF, for typical values  $T_A=25^{\circ}C$ , for min/max values  $T_A=-40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise specified.) (Notes 9)

| Symbol              | Parameter                                | Test Conditions                                        | Min | Тур | Max | Unit |
|---------------------|------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| I <sub>QDD</sub>    | Quiescent V <sub>DD</sub> supply current | $V_{LIN} = V_{HIN} = 0 V, EN = 0 V$                    | -   | 100 | 150 | μΑ   |
| t <sub>PDLON</sub>  | LOSRC turn-on propagation delay time     | LIN rising to LOSRC rising (50% to 10%)                | -   | 25  | 50  | ns   |
| t <sub>PDLOFF</sub> | LOSNK turn-off propagation delay time    | LIN falling to LOSNK falling (50% to 90%)              | -   | 25  | 50  | ns   |
| t <sub>PDHON</sub>  | HOSRC turn-on propagation delay time     | HIN rising to HOSRC rising (50% to 10%)<br>SW = PGND   | -   | 25  | 50  | ns   |
| <sup>t</sup> PDHOFF | HOSNK turn-off propagation delay time    | HIN falling to HOSNK falling (50% to 90%)<br>SW = PGND | -   | 25  | 50  | ns   |
| t <sub>RL</sub>     | LOSRC turn-on rising time                |                                                        | -   | 2   | 4   | ns   |
| t <sub>FL</sub>     | LOSNK turn-off falling time              |                                                        | -   | 1.5 | 3.0 | ns   |
| t <sub>RH</sub>     | HOSRC turn-on rising time                | SW = PGND                                              | -   | 2   | 4   | ns   |
| t <sub>FH</sub>     | HOSNK turn-off falling time              |                                                        | -   | 1.5 | 3.0 | ns   |

**DYNAMIC ELECTRICAL CHARACTERISTICS** (V<sub>BIAS</sub> (V<sub>DD</sub>, V<sub>BST</sub>)=15 V, DT=SGND=PGND and C<sub>LOAD</sub>=330 pF, for typical values  $T_A$ =25°C, for min/max values  $T_A$ =-40°C to +125°C, unless otherwise specified.) (Notes 9) (continued)

| Symbol           | Parameter                 | Parameter Test Conditions          |   | Тур | Max | Unit |
|------------------|---------------------------|------------------------------------|---|-----|-----|------|
| $\Delta t_{DEL}$ | Propagation Delay match   | HIN to HO and LIN to LO, SW = PGND | - | -   | 5   | ns   |
| t <sub>PW</sub>  | Minimum input pulse width |                                    | - | -   | 10  | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

8. This parameter, although guaranteed by design, is not tested in production.

9. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_J = T_A = 25^{\circ}C$ .

#### TIMING DIAGRAM

Shown in Figure 4 are the timing waveform definitions matching the specified dynamic electrical characteristics specified in the gate drive output section.



Figure 4. Input to Output Timing Diagram



Figure 5. Operating VDD Supply Current (I<sub>PDD</sub>) vs. Frequency (VDD = 12 V, SW = PGND, EN = VDD, Both Outputs Switching)



Figure 6. Operating VDD Supply Current ( $I_{PDD}$ ) vs. Frequency (VDD = 12 V, SW = PGND, EN = VDD, Both Outputs Switching)











Figure 16. LOSRC Rise Time and LOSNK Fall Time vs. Temperature

















Figure 21. Propagation Delay Matching (HIN to HO, LIN to LO) vs. Temperature



Figure 22. Dead-time Mismatch vs. Temperature



Figure 23. Minimum Dead-time (R<sub>DT</sub> = 30 k $\Omega$ ) vs. Temperature



Figure 24. Maximum Dead-time ( $R_{DT}$  = 200 k $\Omega$ ) vs. Temperature

#### **APPLICATIONS INFORMATION**

The NCP51820 can be quickly configured by following the steps outlined in this section. The component references made throughout this section refer to the schematic diagram and reference designations shown in Figure 25.



Figure 25. Application Schematic, Half-Bridge Example (Kelvin Gate Return Connections Shown)

#### DETAILED PIN FUNCTIONALITY

#### **Bias Supply Voltage (VDD)**

A dc voltage applied to VDD provides bias for the digital inputs, internal logic functions, high-side floating bootstrap (VBST) bias supplying the internal high-side regulator (VDDH) as well as providing bias directly to the internal low-side regulator (VDDL). Because the GaN FETs receive source current locally through the dedicated internal regulators, a single VDD bypass capacitor, C<sub>VDD</sub>, is all that's required, connected directly between the VDD and SGND pins. The C<sub>VDD</sub> capacitor should be a ceramic bypass capacitor > 100 nF, located as close as possible to the VDD and SGND pins to properly filter out all glitches while switching. Under voltage lockout (UVLO) is important for protecting the GaN FETs and power stage. The NCP51820 includes UVLO thresholds of  $V_{DDUV+} > 8.5$  V, ON and  $V_{DDUV-}$  < 8 V, OFF, making it well suited for +12 V bias rails.

#### High-Side Bootstrap Voltage (VBST)

Three components make up the high side bootstrap voltage bias serving as the input to the VDDH regulator. The bootstrap current limiting resistor and diode,  $R_{BST}$  and  $D_{BST}$ , series connected between the VDD and VBST pins and the bootstrap capacitor,  $C_{VBST}$ , connected directly Switch node between VBST and (SW) pins. The VBST voltage is input to an internal LDO which produces the VDDH voltage. A large value for  $C_{VBST}$  means the

bootstrap capacitor will take longer to fully charge as also determined by the on-time of the low-side GaN. Typically a higher value of  $C_{VBST}$  helps with better noise immunity and internal regulator stability. Neglecting the effects of parasitic inductance, the minimum value bootstrap capacitor can be approximated as:

$$C_{BST} = \frac{Q_{G}}{\Delta V_{BST}}$$
 (eq. 1)

Where:

Choose a low ESR and ESL ceramic capacitor with a voltage rating of twice the applied voltage (2 x  $\Delta V_{BST}$ ). Once the bootstrap capacitor is selected, the peak charging current can be determined by knowing the frequency and duty cycle of the low-side gate drive.

$$I_{PK} = C_{BST} \times \frac{dV}{dt} = C_{BST} \times \frac{\Delta V_{BST} \times F_{SW}}{D_{MAX}} \qquad (eq. 2)$$

Where:

D<sub>MAX</sub> = Max duty cycle of low-side gate drive F<sub>SW</sub> = Switching frequency The bootstrap diode,  $D_{BST}$ , needs to have a voltage rating greater than VIN, should be high–speed (low reverse recovery), should be low current and should have very low junction capacitance. Diode junction capacitance,  $C_J$ , can become more problematic due to the high dV/dt that can appear across the GaN  $V_{DS}$ . Symptoms of high dV/dt switching can be mitigated by using a Kelvin source return to SW, as shown in Figure 25. Another method to reduce  $C_J$  is to use 2 or more diodes in series such that the sum of the total voltage ratings from each diode is greater than VIN. Each of the individual  $C_J$ 's add reciprocally to reduce the total junction capacitance. The additional number of diode forward voltage drops must also be accounted for when calculating  $C_{BST}$ .

The purpose of the bootstrap resistor,  $R_{BST}$ , is to limit peak  $C_{BST}$  charging current,  $I_{PK}$ , especially during startup. A small resistor may not limit the peak current enough, resulting in excessive ringing which can cause jitter in the high–side gate drive and/or EMI problems. A large resistor will dissipate more power and create a longer RC time constant causing a longer start–up time. A bootstrap resistor in the range of 1  $\Omega < R_{BST} < 10 \Omega$  is usually sufficient.

#### High-Side Linear Regulator (VDDH)

The NCP51820 includes an internal linear regulator dedicated to providing a tightly regulated, 5.2 V gate drive amplitude signal to the high-side GaN FET. The VDDH regulator appears after the bootstrap, providing the most direct interface to the high-side GaN FET. This assures the lowest possible parasitic capacitance, required for meeting high-speed switching requirements of GaN. The VDDH regulator is referenced between VDDH and the SW pins and can float between a common mode voltage range of -3.5 V up to 650 V. Source current for the high-side GaN FET is provided from the charge stored in CVDDH connected between VDDH and SW. The value of the CVDDH capacitor is a function of the gate charge requirement of the GaN FET.  $C_{VDDH}$  should be chosen such that  $C_{VBST} > 10^*C_{VDDH}$ , ie If C<sub>VBST</sub> is 1 µF, C<sub>VDDH</sub> should be less than 100 nF. The VDDH regulator also includes dedicated UVLO thresholds of  $V_{UVTH VDDH+} > 4.5 V$ , ON and  $V_{UVTH VDDH-} < 4.3 V$ , OFF.

#### Switch Node (SW)

The SW pin serves as the high–side, gate drive, return reference. As shown in Figure 2, the high–side level shifter, drive logic, PMOS sink and VDDH regulator are referenced to SW. For GaN FETs that include a source Kelvin return, a direct connection should be made from SW to the GaN FET Kelvin return.  $C_{VDDH}$  and  $C_{BST}$  should then be referenced to the SW pin but separate from the power stage switch node as shown in Figure 25. For GaN FETs that do not include a dedicated source Kelvin pin, best practice PCB layout techniques should be used to isolate the gate drive return current from the power stage, switch node current. Please refer to document <u>AND9932</u>, for NCP51820 and high–speed GaN, PCB layout tips.

#### Low–Side Linear Regulator (VDDL)

The NCP51820 includes an internal linear regulator dedicated to providing a tightly regulated, 5.2 V gate drive amplitude signal to the low-side GaN FET. The VDDL regulator is fed directly from VDD, providing the most direct interface to the low-side GaN FET. This assures the lowest possible parasitic capacitance, required for meeting high-speed switching requirements of GaN. The VDDL regulator is referenced between VDDL and the power ground (PGND) pins and is capable of operating from common mode voltage range between -3.5 V to +3.5 V. Source current for the low-side GaN FET is provided from the charge stored in the C<sub>VDDL</sub> connected between VDDL and PGND. The value of the CVDDL capacitor is a function of the gate charge requirement of the low-side GaN FET.  $C_{VDDL}$  should be chosen such that  $CVDD > 10 C_{VDDL}$ , ie if C<sub>VDD</sub> cap 1 µF, C<sub>VDDL</sub> should be less than 100 nF. The VDDL regulator also includes dedicated UVLO thresholds of  $V_{UVTH VDDL+} > 4.5 V$ , ON and  $V_{UVTH VDDL-} < 4.3 V$ , OFF.

#### Signal Ground (SGND) and Power Ground (PGND)

SGND is the GND for all internal control logic and digital inputs. Internally, the SGND and PGND pins are isolated from each other.

PGND serves as the low-side, gate drive, return reference. As shown in Figure 2, the low-side level shifter, drive logic, PMOS sink and VDDL regulator are referenced to PGND. For GaN FETs that include a source Kelvin return, a direct connection should be made from PGND to the GaN FET Kelvin return.  $C_{VDDL}$  should then be referenced to the PGND but separate from the power stage ground as shown in Figure 25. For GaN FETs that do not include a dedicated source Kelvin pin, best practice PCB layout techniques should be used to isolate the gate drive return current from the power stage, ground return current. Please refer to document <u>AND9932</u>, for NCP51820 and high-speed GaN, PCB layout tips.

For half-bridge power topologies or any applications using a current sense transformer, SGND and PGND must be connected together on the PCB. In such applications, it is recommended to connect the SGND and PGND pins together with a short, low-impedance trace on the PCB as close to the NCP51820 as possible. Directly beneath the NCP51820 is an ideal way to make the SGND to PGND connection.

For low-power applications, such as the active-clamp flyback or forward shown in Figure 26, a current sensing resistor,  $R_{CS}$ , located in the low-side GaN FET source leg is commonly used. In such applications, the NCP51820 PGND and SGND pins must not be connected on the PCB because  $R_{CS}$  would essentially be shorted through this connection. The NCP51820 low-side drive circuit is able to withstand -3.5 V to +3.5 V of common mode voltage. Since most current sense voltage signals are less than 1 V, the low-side drive stage can easily "float" above the voltage,

 $V_{RCS}$ , generated by the current sense. For the active clamp example in Figure 26, the entire low–side gate drive, shown in the shaded box, is floating above  $V_{RCS}$ . This is important because it ensures no loss of gate drive amplitude so the full 5.2 V, VDDL voltage appears at the low–side GaN FET

gate-source terminals. A low impedance current sense resistor is recommended. Please refer to document <u>AND9932</u>, for NCP51820 and high-speed GaN, PCB layout tips.



Figure 26. Application Schematic, Active Clamp, Low-Side, Floating Gate Drive Example

#### Input (HIN, LIN)

Both independent PWM inputs are Schmitt trigger, Transistor-Transistor Logic (TTL) compatible and are internally pulled low to SGND such that each corresponding driver input is defaulted to the inactive (disabled) state. The TTL input thresholds provide buffer and logic level translation functions capable of operating from a variety of PWM signals up to VDD of the NCP51820. TTL levels permit the inputs to be driven from a range of input logic signal levels for which a voltage greater than 2.5 V maximum is considered logic high. Both input thresholds meet industry-standard, TTL-logic defined thresholds and are therefore independent of V<sub>DD</sub> voltage. A typical hysteresis voltage of 0.5 V is specified for each driver input. For optimal high-speed switching performance, the driving signal for the TTL inputs should have fast rising and falling edges with a slew rate of 6 V/µs or faster, so a rise time from 0 to 3.3 V should be 550 ns or less.

#### Enable (EN)

Enable (EN) is internally pulled low to SGND so the driver is always defaulted to a disabled output status. Similar to HIN and LIN, EN is a Schmitt trigger TTL compatible input. Pulling the EN pin above 2.5 V maximum, enables the outputs, placing the NCP51820 into an active ready state. Due to the nature of high-speed switching associated with GaN power stages, and for improved noise immunity, it is recommended to connect the EN pin to VDD through a 1 k $\Omega$ (or less) pull-up resistor. For applications where the EN pin is actively controlled, the EN pin can be driven direct but should be bypassed with a 10 nF decoupling capacitor. As shown in Figure 27, if EN is pulled low during normal operation, the driver outputs are immediately disabled, even terminating an active HIN or LIN pulse mid -cycle during the on-time. When EN is toggled high, during normal operation, a cycle-by-cycle, edge-triggered logic function is employed to prevent shortened, erroneous control pulses from being processed by the output. This behavior is highlighted in Figure 27, where EN transitions high at the same time the HIN (or LIN) input pulse is high. In this way, the NCP51820 is intelligent by waiting until the next rising edge to process the full input signal to the output driver stage.



Figure 27. Timing Chart of Enable Function

#### **Dead-Time Control (DT)**

Accurately ensuring some minimal amount of dead-time between the high-side and low-side gate drive output signals is critical for safe, reliable optimized operation of any high-speed, half-bridge power stage. The DT should be bypassed with a 100 nF ( $C_{DTBYP}$ ) ceramic capacitor placed closest to the pin and directly between DT and SGND. If used, the  $R_{DT}$  resistor should then be placed directly in parallel with  $C_{DTBYP}$ . The NCP51820 offers four unique mode settings to utilize dead-time in such a way to be fully compatible with any control algorithm.

#### MODE A:

Connect DT to SGND; When the DT pin voltage,  $V_{DT}$ , is less than 0.5 V typical ( $R_{DT} = 0 \Omega$ ), the DT programmability is disabled and fixed dead-time, anti-cross-conduction protection is enabled. If HIN and LIN are overlapping by X ns, then X ns of dead-time is automatically inserted. Conversely, if HIN and LIN have greater than 0 ns of dead-time, then the dead-time is not modified by the NCP51820 and is passed through to the output stage as defined by the controller. This type of dead-time control is preferred when the controller will be making the necessary dead-time adjustments but needs to rely on the NCP51820 dead-time control function for anti-cross-conduction protection.



Figure 28. Internal Dead-Time Definitions

#### MODE B:

Connect a 25 k $\Omega$  <  $R_{DT}$  < 200 k $\Omega$  Resistor from DT to SGND; Dead-time is programmable by a single resistor connected between the DT and SGND pins. The amount of desired dead-time can be programmed via the dead-time resistor,  $R_{DT}$ , between the range of 25 k $\Omega$  <  $R_{DT}$  < 200 k $\Omega$  to obtain an equivalent dead-time, proportional to  $R_{DT}$ , in the range of 25 ns <  $t_{DT}$  < 200 ns. If either edge between HIN and LIN result in a dead-time less than the amount set by  $R_{DT}$ , the set DT value shall be dominant. If either edge between HIN and LIN result in a dead-time greater than the amount set by  $R_{DT}$ , the controller dead-time shall be dominant. The control voltage range,  $V_{DT}$ , for  $R_{DT}$  is 0.5 V <  $V_{DT}$  < 4 V. DT programmability is summarized and shown graphically in Figure 29.

#### MODE C:

Connect a 249 k $\Omega$  Resistor from DT to SGND; Connect a 249 k $\Omega$  resistor between DT and SGND to program the maximum dead-time value of 200 ns. The control voltage range, V<sub>DT</sub>, for assuring t<sub>DT</sub> = 200 ns is 4 V < V<sub>DT</sub> < 5 V. DT programmability is summarized and shown graphically in Figure 29.

#### MODE D:

Connect DT to VDD; When the DT pin voltage,  $V_{DT}$ , is greater than 6 V (pulled up to VDD through 10 k $\Omega$  resistor), anti-cross-conduction protection is disabled, allowing the output signals to overlap. This operating mode is suitable for applications where it is desired to have both driver output stages switching simultaneously. If choosing this operating mode while driving a half-bridge power stage, extreme caution should be taken, as cross conduction can potentially damage power components if not accounted for. This type of dead-time control is preferred when the controller will be making extremely accurate dead-time adjustments and can respond to the potential of over-current faults on a cycle-by-cycle basis. DT programmability is summarized and shown graphically in Figure 29.



Figure 29. Dead-Time Control, t<sub>DT</sub>, V<sub>DT</sub> vs R<sub>DT</sub>

#### High-Side Output (HOSRC and HOSNK)

The NCP51820 high-side drive stage is level shifted from HIN and SGND and referenced to SW and can withstand a common mode voltage range from -3.5 V to +650 V. HOSRC and HOSNK outputs are driven by a pure MOS, low-impedance totem pole output stage to ensure tightly regulated, low stray capacitance, full VDDH switching. The output slew rate is determined primarily by VDDH and the Q<sub>G</sub> of the high-side GaN FET. The turn-on (HOSRC) and turn-off (HOSNK) functions each have dedicated pins. This allows a single resistor between each pin and the high-side GaN FET gate to independently control gate ringing as well as fine tuning dV<sub>DS</sub>/dt turn-on and turn-off transitions present on the GaN drain-source voltage. The driver provides the high peak currents necessary for high-speed switching, even at the Miller plateau voltage. The outputs of the NCP51820 are rated to 1 A peak current source (HOSRC) and 2 A sink (HOSNK).

#### Low-Side Output (LOSRC and LOSNK)

The NCP51820 low-side drive stage is level shifted from LIN and SGND and referenced to PGND and can withstand a common mode voltage range from -3.5 V to +3.5 V. LOSRC and LOSNK outputs are driven by a pure MOS, low-impedance totem pole output stage to ensure tightly regulated, low stray capacitance, full VDDL switching. The output slew rate is determined primarily by VDDL and the

Q<sub>G</sub> of the low-side GaN FET. The turn-on (LOSRC) and turn-off (LOSNK) functions each have dedicated pins. This allows a single resistor between each pin and the low-side GaN FET gate to independently control gate ringing as well as fine tuning dV<sub>DS</sub>/dt turn-on and turn-off transitions present on the GaN drain-source voltage. The driver provides the high peak currents necessary for high-speed switching, even at the Miller plateau voltage. The outputs of the NCP51820 are rated to 1 A peak current source (LOSRC) and 2 A sink (LOSNK). The high-side and low-side drive stage can be thought of as two independent floating driver channels. Both driver output channels are perfectly suited for driving the latest generation HEMT GIT GaN FETs which require constant current into the internal gate clamp or HEMT GaN FETs which are strictly unclamped, voltage controlled devices requiring tightly regulated gate drive signals.

#### INPUT TO OUTPUT PROTECTION FUNCTIONS

Figure 30 graphically summarizes the input to output protection functions for the following three cases:

#### Case A:

External shutdown due to EN pulled low. Outputs are immediately terminated when EN is pulled low. The second rising edge of either HIN or LIN is processed to the output when EN is pulled high.

#### Case B:

UVLO protection event during shutdown and start-up. Crossing the UVLO ON and OFF thresholds has the same effect as EN, where outputs are immediately terminated when UVLO OFF is reached. The second rising edge of either HIN or LIN is processed to the output when UVLO ON is reached. Case C:

Anti-cross-conduction, shoot-through protection. As described in the DT section <u>MODE A</u>, when the DT pin is connected SGND, any amount of HIN to LIN overlap is translated to HO to LO dead-time.



Figure 30. Protection Functions, Timing Diagram

#### PCB LAYOUT

When beginning a PCB design using GaN FETs, the best layout procedure is one that is priority-driven as listed below. Each of these "summary" comments are highlighted in more detail with clarifying diagrams in document <u>AND9932</u>, NCP51820 and high-speed GaN, PCB layout tips.

- Multi-layer PCB designs with proper use of ground/return planes as described in this document are a must. High frequency, high voltage, high dV/dt and high di/dt all warrant the need for a multi-layer, PCB design approach. Inexpensive, single-layer, PCB designs do not allow for proper routing or design of ground planes necessary to realize the full benefits of a GaN based power stage.
- 2. Begin by placing the most noise sensitive components near the NCP51820 first. VDD, VDDH, VDDL, EN and DT bypass capacitors as well as the VBST capacitor, resistor and diode should be placed as close to their respective pins as possible.
- 3. Place the DT resistor directly next to  $C_{\mbox{\scriptsize DTBYP}}$  and the DT and SGND pins.
- 4. Place the HO and LO, source and sink gate drive resistors as close to the GaN FETs as possible.

- 5. Move the NCP51820 and associated components close to the GaN FET source and sink resistors.
- 6. If possible, arrange the GaN FETs in a "staggered" pattern with the goal of maintaining the HO and LO gate drive lengths as closely matched as possible. To avoid high current and high dV/dt through vias, it is preferred that both GaN FETs be located on the same side of the PCB as the NCP51820.
- 7. The HO and LO gate drives should be considered as two independent gate drive circuits that are electrically isolated from each other. HO and LO will therefore each require dedicated copper land return planes on layer 2 directly beneath layer 1 gate drive routing.

Proper routing of the power loop, switch-node, gate drive loops and use of planes are critical for a successful GaN PCB design. For the gate drives, proper routing and noise isolation will help reduce additional parasitic loop inductance, noise injection, ringing, gate oscillations and inadvertent turn-on. The goal is to design a high frequency, power PCB that is thoughtful with regard to proper grounding while maintaining controlled current flow through direct pathway connections with minimal loop distances.

#### COMPONENT PLACEMENT AND ROUTING

The diagram shown in Figure 31 highlights the critical component placement around the NCP51820 and the interface to the HS and LS GaN FETs. The strategic placement of critical components around the NCP51820,

use of dedicated ground and return planes, Kelvin source connections and direct gate drive routing are discussed in detail in document <u>AND9932</u>, NCP51820 and high–speed GaN, PCB layout tips.



Figure 31. NCP51820 Component Placement

#### THERMAL GUIDELINES

High-speed, gate drivers used to switch GaN FETs at high frequencies can dissipate significant amounts of power. It is important to determine the driver power dissipation and the resulting junction temperature in the application to ensure the IC is operating within acceptable temperature limits.

The total power dissipation in a gate driver is the sum of two components,  $P_{GATE}$  and  $P_{DYNAMIC}$ :

$$P_{\text{TOTAL}} = 2 \times P_{\text{GATE}} + P_{\text{DYNAMIC}}$$
 (eq. 3)

Gate Driving Loss: The most significant power loss results from supplying gate current (charge per unit time) to switch the GaN FETs on and off at the switching frequency. The power dissipation that results from driving a GaN FET with a specified gate–source voltage,  $V_{GS}$ , with gate charge,  $Q_G$ , at switching frequency,  $F_{SW}$ , is determined by:

$$P_{GATE} = Q_G \times V_{GS} \times F_{SW}$$
 (eq. 4)

This needs to be calculated for the high-side and low-side GaN FETs where the  $Q_G$  can possibly be different if the devices are not the same

Dynamic Predrive / Shoot-through Current: Power loss resulting from internal current consumption under dynamic operating conditions can be obtained using the "I<sub>PDD</sub> vs. Frequency" graphs in Figure 5 and Figure 6 to determine the current, I<sub>PDD</sub> flowing from  $V_{DD}$  under actual operating conditions.

$$\mathsf{P}_{\mathsf{DYNAMIC}} = \mathsf{I}_{\mathsf{PDD}} \times \mathsf{V}_{\mathsf{DD}} \tag{eq. 5}$$

Once the power dissipated in the driver is determined, the driver junction temperature rise with respect to the PCB can be evaluated using the thermal equation, given below:

$$T_{J} = (P_{TOTAL} \times \theta_{JA}) + T_{B}$$
 (eq. 6)

Where:

- T<sub>J</sub> = driver junction temperature
- $\theta_{JA}$  = thermal characterization parameter relating temperature rise to total power dissipation
- $T_{\rm B}$  = board temperature in location defined

As an example, consider an application driving two GaN FETs with a gate charge of 5 nC each with  $V_{DD} = 12 V$  ( $V_{DDH} = V_{DDL} = 5.2 V$ ). At a switching frequency of 500 kHz, the total power dissipation is:

$$P_{GATE} = 5 \text{ nC} \times 5.2 \text{ V} \times 500 \text{ kHz} \times 2 = 26 \text{ mW}_{(eq. 7)}$$

 $P_{\text{DYNAMIC}} = 4 \text{ mA} \times 12 \text{ V} = 48 \text{ mW}$  (eq. 8)

$$P_{TOTAL} = 74 \text{ mW}$$
 (eq. 9)

The QFN15 4x4 package has a junction–to–ambient thermal characterization parameter of  $\theta_{JA} = 245^{\circ}$ C/W. In a system application, the localized temperature around the device is a function of the layout and construction of the PCB along with airflow across the surfaces. To ensure reliable operation, the maximum junction temperature of the device must not exceed the absolute maximum rating of 150°C; with 80% derating, T<sub>J</sub> would be limited to 120°C. Rearranging Equation 6 determines the board temperature required to maintain the junction temperature below 120°C:

$$T_{B} = T_{J} - (P_{TOTAL} \times \theta_{JA})$$
 (eq. 10)

$$T_B \le 120^{\circ}C - (74 \text{ mW} \times 245^{\circ}C/W) = 102^{\circ}C$$
 (eq. 11)

Similarly, eq. 6 can be used to calculate the junction temperature (operating near room temperature) as:

$$T_{\rm J} = (74 \text{ mW} \times 245^{\circ}\text{C/W}) + 25^{\circ}\text{C}$$
 (eq. 12)

$$T_{\rm J} = 43.13^{\circ}C$$
 (eq. 13)

#### IMPACT IONIZATION CURRENT

NCP51820 tends to exhibit an Impact Ionization current that flows from the boot pin (VB) to ground (GND) under certain conditions. This happens when voltage on the bridge pin (HB) is less than 40 V for a time greater than 100  $\mu$ s and that is immediately followed by switching event that pulls–up the HB pin above 150 V. This current can potentially last multiple switching cycle before it diminishes. Furthermore, Impact Ionization current is not seen in systems where the bulk voltage is always below 150 V i.e., HB node is never pulled above 150 V, for instance, a 48 V to 12 V full–bridge power converter.

Figure 1 below shows an example of Impact Ionization current. This example shows a half-bridge converter running at 100 kHz frequency with 3  $\mu$ s on-time. It shows Impact Ionization current flowing in first three pulses during startup and subsiding thereafter.

Depending on the duration and magnitude of the Impact Ionization current it can lead to thermal stress on the device which can potentially, in corner cases, cause a thermal failure of NCP51820.

Following are the safe conditions under which the Impact Ionization current doesn't occur:

- 1. Systems where VHB < 150 V and VBOOT < 170 V.
  - OR
- 2. Systems where VHB > 40 V before the start of switching OR
- 3. Further, if the dv/dt of the VHB is kept under 0.1 V/ns, then the Impact Ionization current substantially reduces.

## Mitigating Impact Ionization Current in Various Topologies

- Flyback Converters and derivatives: Any topologies based on flyback or derivatives (DCM/CCM Flyback, Active Clamp Flyback, and AHB Flyback) do not show any Impact Ionization current. This is because that transformer in the flyback topology is connected to input directly hence the VHB at t = 0 is at input voltage (> 40 V) satisfying the second conditioned mentioned above.
- Synchronous Boost Converter: Similar to flyback the VHB at t=0 is at input voltage (> 40 V) so no Impact Ionization current flows.
- Phase Shifted Full-bridge: The HB pin can be potentially at less than 40 V when switching starts. This can cause Impact Ionization current to flow during startup and in burst mode. This can be mitigated by adding parallel resistors (>1Meg) across the FETs.
  Parallel resistors ensure that the switch node voltage is at a voltage greater than 40 V before the switching starts.
- High Voltage Synchronous Buck Converter: Synchronous buck presents the worst case for the Impact Ionization current. The HB is at a voltage equal to output voltage always at t= 0. Hence at the startup or in the cases of burst mode we see Impact Ionization current when the Vout < 40 V. One potential solution can be pre-charging the output with VCC through a diode and running the system in soft-switching from first pulse itself. However if the regulated Vout is less than 40 V then there is a chance of Impact Ionization current every burst cycle.

But as explained earlier this occurs only in case of HV systems. When the bulk voltage is less than 150 V no Impact Ionization current is seen.



Figure 32. 1 Impact Ionization Current in NCP51820. C1 is HB Node at 50 V/div and C2 is Impact Ionization Current at 50 mA/div





|  | DOCUMENT NUMBER:                   | 98AON81104G                              | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                         |  |  |  |
|--|------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|--|
|  | DESCRIPTION:                       | QFN15 4x4, 0.5P                          | QFN15 4x4, 0.5P                                                                                                                                                              |                         |  |  |  |
|  | ON Semiconductor and (IN) are trac | lemarks of Semiconductor Components Indu | stries, LLC dba ON Semiconductor or its subsidiaries in the United States                                                                                                    | and/or other countries. |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the right so thers.

© Semiconductor Components Industries, LLC, 2018

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥