

# L9822E

## Octal serial solenoid driver

### **Features**

- Eight low R<sub>DSon</sub> DMOS outputs (0.5 Ω @ I<sub>O</sub> = 1 A @ 25 °C V<sub>CC</sub> = 5 V ± 5 %)
- 8 bit serial input data (SPI)
- 8 bit serial diagnostic output for overload and open circuit conditions
- Output short circuit protection
- Chip enable select function (active low)
- Internal 36 V clamping for each output
- Cascadable with another octal driver
- Low quiescent current (10 mA Max.)
- Multipower BCD technology
- Package Multiwatt 15 and PowerSO-20

### **Description**

The L9822E is an octal low-side solenoid driver realized in Multipower BCD technology particularly suited for driving lamps, relays and solenoids in automotive environment. The DMOS outputs L9822E has a very low power consumption.

#### **Device summary** Table 1.

| Order code | Package      | Packing |
|------------|--------------|---------|
| L9822E     | Multiwatt 15 | Tube    |
| L9822EPD   | PowerSO-20   | Tube    |



Data is transmitted serially to the device using the Serial Peripheral Interface (SPI) protocol.

Status monitor function is available on all output lines.

# Contents

| 1 | Block | diagram                        |    |  |  |  |
|---|-------|--------------------------------|----|--|--|--|
| 2 | Pin d | Pin description                |    |  |  |  |
|   | 2.1   | Pin description                | 7  |  |  |  |
| 3 | Elect | cal specifications             | 8  |  |  |  |
|   | 3.1   | Absolute maximum ratings       | 8  |  |  |  |
|   | 3.2   | hermal data                    | 8  |  |  |  |
|   | 3.3   | Electrical characteristics     |    |  |  |  |
| 4 | Funct | onal description               | 10 |  |  |  |
|   | 4.1   | nternal blocks description     | 10 |  |  |  |
|   | 4.2   | Shift register                 | 10 |  |  |  |
|   | 4.3   | Parallel latch                 | 10 |  |  |  |
|   | 4.4   | Dutput stages                  |    |  |  |  |
|   | 4.5   | iming data transfer            |    |  |  |  |
|   |       | .5.1 CE high to low transition | 11 |  |  |  |
|   |       | .5.2 SCLK transitions          | 11 |  |  |  |
|   |       | .5.3 CE low to high transition | 11 |  |  |  |
|   | 4.6   | ault conditions check          | 12 |  |  |  |
| 5 | Packa | e information                  |    |  |  |  |
| 6 | Revis | Revision history               |    |  |  |  |



# List of tables

|          | Device summary             |   |
|----------|----------------------------|---|
|          | Pin function               | 7 |
| Table 3. | Absolute maximum ratings   | З |
| Table 4. | Thermal data               | З |
| Table 5. | Electrical characteristics | З |
| Table 6. | Document revision history  | 6 |



# List of figures

| Figure 1. | Block diagram                                        | 5 |
|-----------|------------------------------------------------------|---|
| Figure 2. | PowerSO-20 pin connection (top view)                 | 6 |
| Figure 3. | Multiwatt 15 pin connection (top view)               | 6 |
| Figure 4. | Byte timing with asynchronous reset                  |   |
| Figure 5. | Timing diagram                                       | 2 |
| Figure 6. | Typical application diagram 1                        | 3 |
| Figure 7. | PowerSO-20 mechanical data and package dimensions 1  | 4 |
| Figure 8. | Multiwatt 15 mechanical data and package dimensions1 | 5 |



# 1 Block diagram







57

# 2 Pin description





#### Figure 3. Multiwatt 15 pin connection (top view)



# 2.1 Pin description

#### Table 2. Pin function

| PowerSO20<br>pin # | Multiwatt15<br>pin # | Name          | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|----------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 10, 11, 20      | 8                    | GND           | Device ground.<br>This ground applies for the logic circuits as well as the<br>power output stages.                                                                                                                                                                                                                                                                                                                                                                                      |
| 2                  | 9                    | SO            | Serial output.<br>This pin is the serial output from the shift register and it is<br>tri-stated when CE is high. A high for a data bit on this pin<br>indicates that the particular output is high. A low on this<br>pin for a data bit indicates that the output is low.<br>Comparing the serial output bits with the previous serial<br>input bits the external microcontroller implements the<br>diagnostic data supplied by the L9822E.                                              |
| 3                  | 10                   | $V_{CC}$      | Logic supply voltage - nominally 5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4                  | 11                   | RESET         | Asynchronous reset for the output stages, the parallel<br>latch and the shift register inside the L9822E. This pin is<br>active low and it must not be left floating. A power on clear<br>function may be implemented connecting this pin to VCC<br>with an external resistor and to ground with an external<br>capacitor.                                                                                                                                                               |
| 5-8, 13-16         | 1-4, 12-15           | OUTPUT<br>1-7 | Power output pins.<br>The input and output bits corresponding to 07 are sent<br>and received first via the SPI bus and 00 is the last. The<br>outputs are provided with current limiting and voltage<br>sense functions for fault indication and protection. The<br>nominal load current for these outputs is 500mA, but the<br>current limiting is set to a minimum of 1.05A.<br>The outputs also have on board clamps set at about 36V<br>for recirculation of inductive load current. |
| 9,12               | -                    | N.C.          | Pins not connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 17                 | 5                    | CE            | Chip enable.<br>Data is transferred from the shift registers to the outputs<br>on the rising edge of this signal. The falling edge of this<br>signal sets the shift register with the output voltage sense<br>bits coming from the output stages. The output driver for<br>the SO pin is enabled when this pin is low.                                                                                                                                                                   |
| 18                 | 6                    | SCLK          | Serial clock.<br>This pin clocks the shift register. New SO data will appear<br>on every rising edge of this pin and new SI data will be<br>latched on every SCLK's falling edge into the shift<br>register.                                                                                                                                                                                                                                                                             |
| 19                 | 7                    | SI            | Serial input.<br>This pin is the serial data input. A high on this pin will<br>program a particular output to be OFF, while a low will<br>turn it ON.                                                                                                                                                                                                                                                                                                                                    |



# 3 Electrical specifications

### 3.1 Absolute maximum ratings

| Table 3. | Absolute maximum ratings |
|----------|--------------------------|
|----------|--------------------------|

| Symbol                            | Parameter                                                                                             | Va                 | Unit |    |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|--------------------|------|----|
| V <sub>CC</sub>                   | DC logic supply voltage -0.7 7                                                                        |                    |      | V  |
| Vo                                | Output voltage                                                                                        | - 0.7              | 40   | V  |
| I                                 | Input transient current (CE, SI, SCLK, RESET, SO): Duration time t = 1 s, $V_I < 0$<br>$V_I > V_{CC}$ | - 25               | + 25 | mA |
| I <sub>Odc</sub>                  | Continuos output current (for each output)                                                            | Internally limited |      | А  |
| T <sub>j</sub> , T <sub>stg</sub> | Junction and storage temperature range - 40 150                                                       |                    |      | °C |

### 3.2 Thermal data

#### Table 4. Thermal data

| Symbol                 | Parameter                              | Multiwatt15 | PowerSO20 | Unit |      |
|------------------------|----------------------------------------|-------------|-----------|------|------|
| R <sub>th j-case</sub> | Thermal resistance junction to case    | 2           | 1.5       | °C/W |      |
| R <sub>th j-amb</sub>  | Thermal resistance junction to ambient | Max.        | 35        | 60   | °C/W |

### 3.3 Electrical characteristics

#### Table 5.Electrical characteristics

(V\_{CC} = 5 V  $\pm$  5 %. T\_i = – 40 to 125 °C ; unless otherwise specified)

| Symbol              | Parameter                       | Test Conditions                                                                                                            | Min. | Тур.                 | Max.        | Unit |
|---------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------------|------|
| V <sub>OC</sub>     | Output clamping volt.           | $I_{O} = 0.5 \text{ A}$ , Output programmed OFF                                                                            | 30   |                      | 40          | V    |
| E <sub>OC</sub>     | Output clamping energy          | I <sub>O</sub> = 0.5 A, when ON                                                                                            | 20   |                      |             | mJ   |
| I <sub>O leak</sub> | Output leakage current          | $V_{O}$ = 24 V, Output programmed OFF                                                                                      |      |                      | 1           | mA   |
| R <sub>DSon</sub>   | ON resistance                   | Output programmed ON<br>$I_O = 0.5 \text{ A}$<br>$I_O = 0.8 \text{ A}$<br>$I_O = 1 \text{ A}$<br>With fault reset disabled |      | 0.55<br>0.55<br>0.55 | 1<br>1<br>1 | Ω    |
| I <sub>OL</sub>     | Output self limiting<br>current | Output programmed ON                                                                                                       | 1.05 |                      |             | А    |
| t <sub>PHL</sub>    | Turn-on delay                   | $I_{O} = 500 \text{ mA}$ no reactive load                                                                                  |      |                      | 10          | μs   |
| t <sub>P</sub>      | Turn-off Delay                  | $I_{O} = 500 \text{ mA}$ no reactive load                                                                                  |      |                      | 10          | μs   |

#### Table 5. Electrical characteristics (continued)

(V\_{CC} = 5 V  $\pm$  5 %. T\_j = – 40 to 125 °C ; unless otherwise specified)

| Symbol             | Parameter                                      | Test Conditions                                                                    | Min.                      | Тур. | Max.                       | Unit |
|--------------------|------------------------------------------------|------------------------------------------------------------------------------------|---------------------------|------|----------------------------|------|
| V <sub>OREF</sub>  | Fault refer. voltage                           | Output progr. OFF<br>Fault detected if V <sub>O</sub> > V <sub>OREF</sub>          | 1.6                       |      | 2                          | V    |
| t <sub>UD</sub>    | Fault reset delay (after CE L to H transition) | See Figure 6.                                                                      | 75                        |      | 250                        | μs   |
| V <sub>OFF</sub>   | Output OFF voltage                             | Output pin floating. Output progr. OFF                                             |                           |      | 1                          | V    |
| Input buffe        | r (SI, CE, SCLK and RESE                       | ET pins)                                                                           |                           |      |                            |      |
| V <sub>T-</sub>    | Threshold voltage at falling edge SCLK only    | $V_{CC} = 5 V \pm 10 \%$                                                           | 0.2V <sub>CC</sub><br>0.6 |      |                            | V    |
| $V_{T+}$           | Threshold voltage at rising edge SCLK only     | V <sub>CC</sub> = 5 V ± 10 %                                                       |                           |      | 0.7V <sub>CC</sub><br>4.15 | V    |
| V <sub>H</sub>     | Hysteresis voltage                             | $V_{T+} - V_{T-}$                                                                  | 0.85                      |      | 2.5                        | V    |
| I                  | Input current                                  | $V_{CC} = 5.50 \text{ V}, 0 < V_{I} < V_{CC}$                                      | - 10                      |      | + 10                       | μA   |
| CI                 | Input capacitance                              | $0 < V_{I} < V_{CC}$                                                               |                           |      | 20                         | pF   |
| Output buf         | fer (SO pin)                                   |                                                                                    |                           |      |                            |      |
| V <sub>SOL</sub>   | Output low voltage                             | I <sub>O</sub> = 1.6 mA                                                            |                           |      | 0.4                        | V    |
| V <sub>SOH</sub>   | Output high voltage                            | I <sub>O</sub> = 0.8 mA                                                            | V <sub>CC</sub><br>- 1.3V |      |                            | V    |
| I <sub>SOtl</sub>  | Output tristate leakage current                | 0 < V <sub>O</sub> < V <sub>CC</sub> , CE pin held high, $V_{CC} = 5.25 \text{ V}$ | - 20                      |      | 20                         | μA   |
| C <sub>SO</sub>    | Output capacitance                             | $0 < V_O < V_{CC}$ , CE pin held high                                              |                           |      | 20                         | рF   |
| I <sub>CC</sub>    | Quiescent supply current at $V_{CC}$ pin       | All outputs progr. ON. I <sub>O</sub> = 0.5 A per output simultaneously            |                           |      | 10                         | mA   |
| Serial perip       | oheral interface (see Figu                     | <i>re 5</i> , timing diagram)                                                      |                           |      |                            |      |
| f <sub>op</sub>    | Operating frequency                            |                                                                                    | D.C.                      |      | 2                          | MHz  |
| t <sub>lead</sub>  | Enable lead time                               |                                                                                    | 250                       |      |                            | ns   |
| t <sub>lag</sub>   | Enable lag time                                |                                                                                    | 250                       |      |                            | ns   |
| t <sub>wSCKH</sub> | Clock high time                                |                                                                                    | 200                       |      |                            | ns   |
| t <sub>wSCKL</sub> | Clock low time                                 |                                                                                    | 200                       |      |                            | ns   |
| t <sub>su</sub>    | Data setup time                                |                                                                                    | 75                        |      |                            | ns   |
| t <sub>H</sub>     | Data hold time                                 |                                                                                    | 75                        |      |                            | ns   |
| t <sub>EN</sub>    | Enable time                                    |                                                                                    | 250                       |      |                            | ns   |
| t <sub>DIS</sub>   | Disable time                                   |                                                                                    | 250                       |      |                            | ns   |
| t <sub>V</sub>     | Data valid time                                |                                                                                    | 100                       |      |                            | ns   |
| t <sub>rSO</sub>   | Rise time (SO output)                          | $V_{CC} = 20 \text{ to } 70 \% \text{ C}_{L} = 200 \text{ pF}$                     |                           |      | 50                         | ns   |
| t <sub>fSO</sub>   | Fall time (SO output)                          | $V_{CC} = 70 \text{ to } 20 \% \text{ C}_{L} = 200 \text{ pF}$                     |                           |      | 50                         | ns   |
| t <sub>rSI</sub>   | Rise time SPI inputs<br>(SCK, SI, CE)          | $V_{CC} = 20 \text{ to } 70 \% \text{ C}_{L} = 200 \text{ pF}$                     | 200                       |      |                            | ns   |
| t <sub>fSI</sub>   | Fall time SPI inputs<br>(SCLK, SI, CE)         | $V_{CC} = 70 \text{ to } 20 \% \text{ C}_{L} = 200 \text{ pF}$                     | 200                       |      |                            | ns   |
| t <sub>ho</sub>    | Output data hold time                          |                                                                                    | 0                         |      |                            | μs   |

Δ**γ**γ

### 4 Functional description

The L9822E DMOS output is a low operating power device featuring, eight  $1\Omega R_{DSON}$  DMOS drivers with transient protection circuits in output stages.

Each channel is independently controlled by an output latch and a common RESET line which disables all eight outputs. The driver has low saturation and short circuit protection and can drive inductive and resistive loads such as solenoids, lamps and relays.

Data is transmitted to the device serially using the Serial Peripheral Interface (SPI) protocol.

The circuit receives 8 bit serial data by means of the serial input (SI) which is stored in an internal register to control the output drivers. The serial output (SO) provides 8 bit of diagnostic data representing the voltage level at the driver output. This allows the microprocessor to diagnose the condition of the output drivers.

The output saturation voltage is monitored by a comparator for an out of saturation condition and is able to unlatch the particular driver through the fault reset line. This circuit is also cascadable with another octal driver in order to jam 8 bit multiple data.

The device is selected when the chip enable (CE) line is low.

Additionally the (SO) is placed in a tri-state mode when the device is deselected. The negative edge of the (CE) transfers the voltage level of the drivers to the shift register and the positive edge of the (CE) latches the new data from the shift register to the drivers. When CE is Low, data bit contained into the shift register is transferred to SO output at every SCLK positive transition while data bit present at SI input is latched into the shift register on every SCLK negative transition.

### 4.1 Internal blocks description

The internal architecture of the device is based on the three internal major blocks:

- 1. the octal shift register for talking to the SPI bus,
- 2. the octal latch for holding control bits written into the device
- 3. the octal load driver array.

#### 4.2 Shift register

The shift register has both serial and parallel inputs and serial and parallel outputs. The serial input accepts data from the SPI bus and the serial output simultaneously sends data into the SPI bus. The parallel outputs are latched into the parallel latch inside the L9822E at the end of a data transfer. The parallel inputs jam diagnostic data into the shift register at the beginning of a data transfer cycle.

#### 4.3 Parallel latch

The parallel latch holds the input data from the shift register. This data then actuates the output stages. Individual registers in the latch may be cleared by fault conditions in order to protect the overloaded output stages. The entire latch may also be cleared by the RESET signal.

10/17

### 4.4 Output stages

The output stages provide an active low drive signal suitable for 0.75 A continuous loads. Each output has a current limit circuit which limits the maximum output current to at least 1.05A to allow for high inrush currents. Additionally, the outputs have internal zeners set to 36 volts to clamp inductive transients at turn-off. Each output also has a voltage comparator observing the output node. If the voltage exceeds 1.8 V on an ON output pin, a fault condition is assumed and the latch driving this particular stage is reset, turning the output OFF to protect it. The timing of this action is described below. These comparators also provide diagnostic feedback data to the shift register. Additionally, the comparators contain an internal pulldown current which will cause the cell to indicate a low output voltage if the output is programmed OFF and the output pin is open circuited.

### 4.5 Timing data transfer

*Figure 5* shows the overall timing diagram from a byte transfer to and from the L9822E using the SPI bus.

#### 4.5.1 CE high to low transition

The action begins when the Chip Enable (CE) pin is pulled low. The tri-state Serial Output (SO) pin driver will be enabled entire time that CE is low. At the falling edge of the CE pin, the diagnostic data from the voltage comparators in the output stages will be latched into the shift register. If a particular output is high, a logic one will be jammed into that bit in the shift register. If the output is low, a logic zero will be loaded there. The most significant bit (07) should be presented at the Serial Input (SI) pin. A zero at this pin will program an output ON, while a one will program the output OFF.

#### 4.5.2 SCLK transitions

The Serial Clock (SCLK) pin should then be pulled high. At this point the diagnostic bit from the most significant output (07) will appear at the SO pin. A high here indicates that the 07 pin is higher than 1.8 V. The SCLK pin should then be toggled low then high. New SO data will appear following every rising edge of SCLK and new SI data will be latched into the L9822E shift register on the falling edges. An unlimited amount of data may be shifted through the device shift register (into the SI pin and out the SO pin), allowing the other SPI devices to be cascaded in a daisy chain with the L9822E.

#### 4.5.3 CE low to high transition

Once the last data bit has been shifted into the L9822E, the CE pin should be pulled high. At the rising edge of CE the shift register data is latched into the parallel latch and the output stages will be actuated by the new data. An internal 160  $\mu$ s delay timer will also be started at this rising edge (see t<sub>UD</sub>). During the 160ms period, the outputs will be protected only by the analog current limiting circuits since the resetting of the parallel latches by faults conditions will be inhibited during this period.

This allows the part to overcome any high inrush currents that may flow immediately after turn on. Once the delay period has elapsed, the output voltages are sensed by the comparators and any output with voltages higher than 1.8 V are latched OFF. It should be noted that the SCLK pin should be low at both transitions of the CE pin to avoid any false clocking of the shift register. The SCLK input is gated by the CE pin, so that the SCLK pin is ignored whenever the CE pin is high.



### 4.6 Fault conditions check

Checking for fault conditions may be done in the following way. Clock in a new control byte. Wait 160  $\mu$ s or so to allow the outputs to settle.

Clock in the same control byte and observe the diagnostic data that comes out of the device. The diagnostic bits should be identical to the bits that were first clocked in. Any differences would point to a fault on that output. If the output was programmed ON by clocking in a zero, and a one came back as the diagnostic bit for that output, the output pin was still high and a short circuit or overload condition exists.

If the output was programmed OFF by clocking in a one, and a zero came back as the diagnostic bit for that output, nothing had pulled the output pin high and it must be floating, so an open circuit condition exists for that output.





#### Figure 5. Timing diagram.





Figure 6. Typical application diagram



57

# 5 Package information

In order to meet environmental requirements, ST (also) offers these devices in ECOPACK<sup>®</sup> packages. ECOPACK<sup>®</sup> packages are lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



Figure 7. PowerSO-20 mechanical data and package dimensions





Figure 8. Multiwatt 15 mechanical data and package dimensions



# 6 Revision history

#### Table 6.Document revision history

| Date        | Revision | Changes                                                                                                                                                |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Jan-2002 | 1        | Initial release.                                                                                                                                       |
| 27-Oct-2008 | 2        | Document reformatted.<br>Corrected in <i>Table 5: Electrical characteristics</i> , the max. value of the parameter "C <sub>1</sub> Input capacitance". |
| 20-Sep-2013 | 3        | Updated Disclaimer.                                                                                                                                    |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

