## 8Gb B-die DDR4 SDRAM <br> x16

## 96FBGA with Lead-Free \& Halogen-Free (RoHS compliant)

## datasheet

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.
All brand names, trademarks and registered trademarks belong to their respective owners.
(C) 2016 Samsung Electronics Co., Ltd. All rights reserved.

## Revision History

| Revision No. | History | Draft Date | Remark | Editor |
| :---: | :---: | :---: | :---: | :---: |
| 1.0 | - First SPEC Release | Mar. 2015 | - | J.Y.Lee |
| 1.01 | - Correction of typo | Apr. 2015 | - | J.Y.Lee |
| 1.02 | - IDD current table Typo | 11th Aug. 2015 | - | J.Y.Lee |
| 1.1 | - Addition of values on page 10 [Table 5] | 27th Oct. 2015 | - | J.Y.Lee |
| 1.2 | - Addition of information about I-temp | 3th Dec. 2015 | - | J.Y.Lee |
| 1.3 | - Change of pinout typo | 16th Dec. 2015 | - | J.Y.Lee |
| 1.4 | - Addition of DDR4-2666 | 23th Mar. 2016 | - | J.Y.Lee |
| 1.5 | - Correction of typo | 27th May. 2016 | - | J.Y.Lee |
| 1.6 | - Addition of DDR4-2666 (K4A8G165WB-BITD) | 28th Jun. 2016 | - | J.Y.Lee |

## Table Of Contents

## 8Gb B-die DDR4 SDRAM x16

1. Ordering Information ..... 4
2. Key Features ..... 4
3. Package pinout/Mechanical Dimension \& Addressing ..... 5
$3.1 \times 16$ Package Pinout (Top view) : 96ball FBGA Package ..... 5
3.2 FBGA Package Dimension (x16) .....  6
4. Input/Output Functional Description ..... 7
5. DDR4 SDRAM Addressing ..... 9
6. Absolute Maximum Ratings ..... 10
6.1 Absolute Maximum DC Ratings ..... 10
6.2 DRAM Component Operating Temperature Range ..... 10
7. AC \& DC Operating Conditions ..... 10
8. AC \& DC Input Measurement Levels ..... 11
8.1 AC \& DC Logic input levels for single-ended signals ..... 11
8.2 VREF Tolerances ..... 11
8.3 AC \& DC Logic Input Levels for Differential Signals ..... 12
8.3.1. Differential signals definition ..... 12
8.3.2. Differential swing requirement for clock (CK_t - CK_c) ..... 12
8.3.3. Single-ended requirements for differential signals ..... 13
8.3.4. Address, Command and Control Overshoot and Undershoot specifications ..... 14
8.3.5. Clock Overshoot and Undershoot Specifications ..... 15
8.3.6. Data, Strobe and Mask Overshoot and Undershoot Specifications ..... 16
8.4 Slew Rate Definitions ..... 17
8.4.1. Slew Rate Definitions for Differential Input Signals (CK) ..... 17
8.4.2. Slew Rate Definition for Single-ended Input Signals ( CMD/ADD ) ..... 18
8.5 Differential Input Cross Point Voltage. ..... 19
8.6 CMOS rail to rail Input Levels ..... 20
8.6.1. CMOS rail to rail Input Levels for RESET_n ..... 20
8.7 AC and DC Logic Input Levels for DQS Signals ..... 21
8.7.1. Differential signal definition ..... 21
8.7.2. Differential swing requirements for DQS (DQS_t - DQS_c) ..... 21
8.7.3. Peak voltage calculation method ..... 21
8.7.4. Differential Input Cross Point Voltage ..... 22
8.7.5. Differential Input Slew Rate Definition. ..... 23
9. AC and DC output Measurement levels ..... 24
9.1 Output Driver DC Electrical Characteristics ..... 24
9.1.1. Alert_n output Drive Characteristic ..... 26
9.1.2. Output Driver Characteristic of Connectivity Test ( CT ) Mode ..... 26
9.2 Single-ended AC \& DC Output Levels ..... 27
9.3 Differential AC \& DC Output Levels ..... 27
9.4 Single-ended Output Slew Rate ..... 28
9.5 Differential Output Slew Rate ..... 29
9.6 Single-ended AC \& DC Output Levels of Connectivity Test Mode ..... 30
9.7 Test Load for Connectivity Test Mode Timing ..... 30
10. Speed Bin ..... 31
10.1 Speed Bin Table Note ..... 36
11. IDD and IDDQ Specification Parameters and Test conditions ..... 37
11.1 IDD, IPP and IDDQ Measurement Conditions ..... 37
12. 8Gb DDR4 SDRAM B-die IDD Specification Table ..... 52
13. Input/Output Capacitance ..... 54
14. Electrical Characteristics \& AC Timing ..... 56
14.1 Reference Load for AC Timing and Output Slew Rate ..... 56
14.2 tREFI ..... 56
14.3 Timing Parameters by Speed Grade ..... 5714.4 The DQ input receiver compliance mask for voltage and timing63
14.5 DDR4 Function Matrix ..... 67

## 1. Ordering Information

[ Table 1] Samsung 8Gb DDR4 B-die ordering information table

| Organization | DDR4-2133 (15-15-15) | DDR4-2400 (17-17-17) $^{\mathbf{2}}$ | DDR4-2666 (19-19-19) $^{\mathbf{2}}$ | Package |
| :---: | :---: | :---: | :---: | :---: |
| $512 \mathrm{Mx16}$ | K4A8G165WB-BCPB | K4A8G165WB-BCRC | K4A8G165WB-BCTD | 96FBGA |
| $512 \mathrm{Mx16}$ | K4A8G165WB-BIPB | K4A8G165WB-BIRC | K4A8G165WB-BITD | $96 F B G A$ |

NOTE :

1. Speed bin is in order of CL-tRCD-tRP.
2. Backward compatible to lower frequency
3. 13th digit stands for below.
"C" : Commercial temp/Normal power
"I" : Industrial temp/Normal power

## 2. Key Features

[ Table 2 ] 8Gb DDR4 B-die Speed bins

| Speed | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{1 1 - 1 1 - 1 1}$ | $\mathbf{1 3 - 1 3 - 1 3}$ | $\mathbf{1 5 - 1 5 - 1 5}$ | $\mathbf{1 7 - 1 7 - 1 7}$ | Unit |  |
| tCK $(\min )$ | 1.25 | 1.071 | 0.938 | 0.833 | 0.75 |  |
| CAS Latency | 11 | 13 | 15 | 17 | ns |  |
| tRCD $(\min )$ | 13.75 | 13.92 | 14.06 | 14.16 | nCK |  |
| tRP $(\min )$ | 13.75 | 13.92 | 14.06 | 14.16 | ns |  |
| tRAS $(\min )$ | 35 | 34 | 33 | 32 | 14.25 | ns |
| tRC $(\min )$ | 48.75 | 47.92 | 47.06 | 46.16 | ns |  |

- JEDEC standard 1.2 V (1.14V~1.26V)
- $\mathrm{V}_{\mathrm{DDQ}}=1.2 \mathrm{~V}(1.14 \mathrm{~V} \sim 1.26 \mathrm{~V})$
- $\mathrm{V}_{\mathrm{PP}}=2.5 \mathrm{~V}(2.375 \mathrm{~V} \sim 2.75 \mathrm{~V})$
- $800 \mathrm{MHz} \mathrm{f}_{\mathrm{CK}}$ for $1600 \mathrm{Mb} / \mathrm{sec} / \mathrm{pin}, 933 \mathrm{MHz} \mathrm{f}_{\mathrm{CK}}$ for $1866 \mathrm{Mb} / \mathrm{sec} / \mathrm{pin}$, 1067 MHz f CK for $2133 \mathrm{Mb} / \mathrm{sec} / \mathrm{pin}, 1200 \mathrm{MHz} \mathrm{f}_{\mathrm{CK}}$ for $2400 \mathrm{Mb} / \mathrm{sec} / \mathrm{pin}$, $1333 \mathrm{MHz} \mathrm{f}_{\mathrm{CK}}$ for $2666 \mathrm{Mb} / \mathrm{sec} /$ pin
- 8 Banks (2 Bank Groups)
- Programmable CAS Latency(posted CAS): 10,11,12,13,14,15,16,17,18,19,20
- Programmable CAS Write Latency (CWL) = 9,11 (DDR4-1600) , 10,12 (DDR4-1866) , 11,14 (DDR4-2133) , 12,16 (DDR4-2400) and 14,18 (DDR42666)
- 8-bit pre-fetch
- Burst Length: 8,4 with tCCD $=4$ which does not allow seamless read or write [either On the fly using A12 or MRS]
- Bi-directional Differential Data-Strobe
- Internal(self) calibration : Internal self calibration through ZQ pin (RZQ : 240 ohm $\pm 1 \%$ )
- On Die Termination using ODT pin
- Average Refresh Period 7.8us at lower than $\mathrm{T}_{\text {CASE }} 85^{\circ} \mathrm{C}$, 3.9 us at $85^{\circ} \mathrm{C}<$ $\mathrm{T}_{\text {CASE }} \leq 95^{\circ} \mathrm{C}$
- Support Industrial Temp ( $-40 \sim 95^{\circ} \mathrm{C}$ )
- tREFI 7.8us at $-40^{\circ} \mathrm{C} \leq$ TCASE $\leq 85^{\circ} \mathrm{C}$
- tREFI 3.9us at $85^{\circ} \mathrm{C}<$ TCASE $\leq 95^{\circ} \mathrm{C}$
- Asynchronous Reset
- Package: 96 balls FBGA - x16
- All of Lead-Free products are compliant for RoHS
- All of products are Halogen-free
- CRC(Cyclic Redundancy Check) for Read/Write data security
- Command address parity check
- DBI(Data Bus Inversion)
- Gear down mode
- POD (Pseudo Open Drain) interface for data input/output
- Internal VREF for data inputs
- External VPP for DRAM Activating Power
- PPR and sPPR is supported

The 8Gb DDR4 SDRAM B-die is organized as a 64Mbit $\times 16$ I/Os $\times 8$ banks device. This synchronous device achieves high speed double-data-rate transfer rates of up to $2666 \mathrm{Mb} / \mathrm{sec} / \mathrm{pin}$ (DDR4-2666) for general applications.
The chip is designed to comply with the following key DDR4 SDRAM features such as posted CAS, Programmable CWL, Internal (Self) Calibration, On Die Termination using ODT pin and Asynchronous Reset.
All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the crosspoint of differential clocks (CK rising and $\overline{\mathrm{CK}}$ falling). All I/Os are synchronized with a pair of bidirectional strobes (DQS and $\overline{\mathrm{DQS}}$ ) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in a $\overline{R A S} / \overline{\mathrm{CAS}}$ multiplexing style. The DDR4 device operates with a single $1.2 \mathrm{~V}(1.14 \mathrm{~V} \sim 1.26 \mathrm{~V})$ power supply, $1.2 \mathrm{~V}(1.14 \mathrm{~V} \sim 1.26 \mathrm{~V}) \mathrm{V}_{\mathrm{DDQ}}$ and $2.5 \mathrm{~V}(2.375 \mathrm{~V} \sim 2.75 \mathrm{~V}) \mathrm{V}_{\mathrm{Pp}}$.
The 8Gb DDR4 B-die device is available in 96ball FBGAs(x16).

NOTE : 1. This data sheet is an abstract of full DDR4 specification and does not cover the common features which are described in "DDR4 SDRAM Device Operation \& Timing Diagram".
2. The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation.

## 3. Package pinout/Mechanical Dimension \& Addressing

## 3.1 x16 Package Pinout (Top view) : 96ball FBGA Package

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | VDDQ | VSSQ | DQU0 |  |  |  | DQSU_c | VSSQ | VDDQ | A |
| B | VPP | VSS | VDD |  |  |  | DQSU_t | DQU1 | VDD | B |
| C | VDDQ | DQU4 | DQU2 |  |  |  | DQU3 | DQU5 | vSSQ | C |
| D | VDD | VSSQ | DQU6 |  |  |  | DQU7 | VSSQ | VDDQ | D |
| E | VSS | DMU n/ DBIU_n | VSSQ |  |  |  | DML_n DBIL_n | VSSQ | VSS | E |
| F | VSSQ | VDDQ | DQSL_c |  |  |  | DQL1 | VDDQ | ZQ | F |
| G | VDDQ | DQLO | DQSL_t |  |  |  | VDD | VSS | VDDQ | G |
| H | VSSQ | DQL4 | DQL2 |  |  |  | DQL3 | DQL5 | VSSQ | H |
| J | VDD | VDDQ | DQL6 |  |  |  | DQL7 | VDDQ | VDD | J |
| K | VSS | CKE | ODT |  |  |  | CK_t | CK_c | VSS | K |
| L | VDD | $\begin{gathered} \text { WE_n/ } \\ \text { A14 }^{\prime} \end{gathered}$ | ACT_n |  |  |  | CS_n | RAS_n | VDD | L |
| M | VREFCA | BG0 | A10/AP |  |  |  | A12/BC_n | $\text { A15 }^{\text {CAS }}$ | VSS | M |
| N | Vss | BAO | A4 |  |  |  | A3 | BA1 | TEN | N |
| P | RESET_n | A6 | A0 |  |  |  | A1 | A5 | ALERT_n | P |
| R | VDD | A8 | A2 |  |  |  | A9 | A7 | VPP | R |
| T | vSS | A11 | PAR |  |  |  | NC | A13 | VDD | T |

Ball Locations (x16)

- Populated ball
+ Ball not populated



### 3.2 FBGA Package Dimension (x16)



BOTTOM VIEW


TOP VIEW


## 4. Input/Output Functional Description

[ Table 3 ] Input/Output function description

| Symbol | Type | Function |
| :---: | :---: | :---: |
| CK_t, CK_c | Input | Clock: CK_t and CK_c are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK_t and negative edge of CK_c. |
| CKE, (CKE1) | Input | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for Self-Refresh exit. After VREFCA and Internal DQ Vref have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK_t,CK_c, ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self-Refresh. |
| CS_n, (CS1_n) | Input | Chip Select: All commands are masked when CS_n is registered HIGH. CS_n provides for external Rank selection on systems with multiple Ranks. CS_n is considered part of the command code. |
| C0,C1,C2 | Input | Chip ID : Chip ID is only used for 3DS for $2,4,8$ high stack via TSV to select each slice of stacked component. Chip ID is considered part of the command code |
| ODT, (ODT1) | Input | On Die Termination: ODT (registered HIGH) enables RTT_NOM termination resistance internal to the DDR4 SDRAM. When enabled, ODT is only applied to each DQ, DQS_t, DQS_c and DM_n/DBI_n/ TDQS_t, NU/TDQS_c (When TDQS is enabled via Mode Register A11=1 in MR1) signal for $x 8$ conurations. For $x 16$ conuration ODT is applied to each DQ, DQSU_t, DQSU_c, DQSL_t, DQSL_c, DMU_n, and DML_n signal. The ODT pin will be ignored if MR1 is programmed to disable RTT_NOM. |
| ACT_n | Input | Activation Command Input : ACT_n defines the Activation command being entered along with CS_n. The input into RAS_n/A16, CAS_n/A15 and WE_n/A14 will be considered as Row Address A16, A15 and A14 |
| RAS_n/A16. CAS_n/ A15. WE_n/A14 | Input | Command Inputs: RAS_n/A16, CAS_n/A15 and WE_n/A14 (along with CS_n) define the command being entered. Those pins have multi function. For example, for activation with ACT_n Low, those are Addressing like A16,A15 and A14 but for non-activation command with ACT_n High, those are Command pins for Read, Write and other command defined in command truth table |
| $\begin{gathered} \text { DM_n/DBI_n/TDQS_t, } \\ \text { (DMU_n/DBIU_n), } \\ \left(D M L \_n / D B I L \_n\right) \end{gathered}$ | Input/Output | Input Data Mask and Data Bus Inversion: DM_n is an input mask signal for write data. Input data is masked when DM_n is sampled LOW coincident with that input data during a Write access. DM_n is sampled on both edges of DQS. DM is muxed with DBI function by Mode Register A10,A11,A12 setting in MR5. For $x 8$ device, the function of DM or TDQS is enabled by Mode Register A11 setting in MR1. DBI_n is an input/output identifing whether to store/output the true or inverted data. If DBI_n is LOW, the data will be stored/output after inversion inside the DDR4 SDRAM and not inverted if DBI_n is HIGH. TDQS is only supported in X8 |
| BG0-BG1 | Input | Bank Group Inputs : BG0-BG1 define to which bank group an Active, Read, Write or Precharge command is being applied. BG0 also determines which mode register is to be accessed during a MRS cycle. X4/8 have BG0 and BG1 but X16 has only BG0 |
| BA0-BA1 | Input | Bank Address Inputs: BA0 - BA1 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle. |
| A0-A17 | Input | Address Inputs: Provide the row address for ACTIVATE Commands and the column address for Read/ Write commands to select one location out of the memory array in the respective bank. (A10/AP, A12/ BC_n, RAS_n/A16, CAS_n/A15 and WE_n/A14 have additional functions, see other rows. The address inputs also provide the op-code during Mode Register Set commands.A17 is only defined for the x 4 conuration. |
| A10 / AP | Input | Auto-precharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: no Autoprecharge).A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses. |
| A12 / BC_n | Input | Burst Chop: A12 / BC_n is sampled during Read and Write commands to determine if burst chop (on-thefly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth table for details. |
| RESET_n | Input | Active Low Asynchronous Reset: Reset is active when RESET_n is LOW, and inactive when RESET_n is HIGH. RESET_n must be HIGH during normal operation. RESET_n is a CMOS rail to rail signal with DC high and low at $80 \%$ and $20 \%$ of $V_{D D}$, |
| DQ | Input / Output | Data Input/ Output: Bi-directional data bus. If CRC is enabled via Mode register then CRC code is added at the end of Data Burst. Any DQ from DQ0~DQ3 may indicate the internal Vref level during test via Mode Register Setting MR4 A4=High. During this mode, RTT value should be set to Hi-Z. Refer to vendor specific datasheets to determine which DQ is used. |
| $\begin{gathered} \text { DQS_t, DQS_c, } \\ \text { DQSU_t, DQSU_c, } \\ \text { DQSL_t, DQSL_c } \end{gathered}$ | Input / Output | Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQS_t, DQSL_t and DQSU_t are paired with differential signals DQS_c, DQSL_c, and DQSU_c, respectively, to provide differential pair signaling to the system during reads and writes. DDR4 SDRAM supports differential data strobe only and does not support single-ended. |


| Symbol | Type | Function |
| :---: | :---: | :---: |
| TDQS_t, TDQS_c | Output | Termination Data Strobe: TDQS_t/TDQS_c is applicable for x8 DRAMs only. When enabled via Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function on TDQS_t/ TDQS_c that is applied to DQS_t/DQS_c. When disabled via mode register A11 $=0$ in MR1, DM/DBI/ TDQS will provide the data mask function or Data Bus Inversion depending on MR5; A11,12,10and TDQS_c is not used. $x 4 / \times 16$ DRAMs must disable the TDQS function via mode register A11 $=0$ in MR1. |
| PAR | Input | Command and Address Parity Input : DDR4 Supports Even Parity check in DRAM with MR setting. Once it's enabled via Register in MR5, then DRAM calculates Parity with ACT_n,RAS_n/A16,CAS_n/A15,WE_n/ A14,BG0-BG1,BA0-BA1,A17-A0, and C0-C2 (3DS devices). Input parity should maintain at the rising edge of the clock and at the same time with command \& address with CS_n LOW |
| ALERT_n | Input/Output | Alert : It has multi functions such as CRC error flag, Command and Address Parity error flag as Output signal. If there is error in CRC, then Alert_n goes LOW for the period time interval and goes back HIGH. If there is error in Command Address Parity Check, then Alert_n goes LOW for relatively long period until on going DRAM internal recovery transaction to complete. During Connectivity Test mode, this pin works as input. Using this signal or not is dependent on system. In case of not connected as Signal, ALERT_n Pin must be bounded to VDD on board. |
| TEN | Input | Connectivity Test Mode Enable : Required on X16 devices and optional input on x4/x8 with densities equal to or greater than 8 Gb . HIGH in this pin will enable Connectivity Test Mode operation along with other pins. It is a CMOS rail to rail signal with AC high and low at $80 \%$ and $20 \%$ of VDD. Using this signal or not is dependent on System. This pin may be DRAM internally pulled low through a weak pull-down resistor to VSS. |
| NC |  | No Connect: No internal electrical connection is present. |
| VDDQ | Supply | DQ Power Supply: $1.2 \mathrm{~V}+/-0.06 \mathrm{~V}$ |
| VSSQ | Supply | DQ Ground |
| VDD | Supply | Power Supply: 1.2 V +/- 0.06 V |
| VSS | Supply | Ground |
| VPP | Supply | DRAM Activating Power Supply: 2.5V ( 2.375 V min , 2.75V max) |
| VREFCA | Supply | Reference voltage for CA |
| ZQ | Supply | Reference Pin for ZQ calibration |
| NOTE Input only pins (BG0-BG1,BA0-BA1, A0-A17, ACT_n, RAS_n/A16, CAS_n/A15, WE_n/A14, CS_n, CKE, ODT, and RESET_n) do not supply termination. |  |  |

## 5. DDR4 SDRAM Addressing

## 2 Gb Addressing Table

| Configuration |  | $512 \mathrm{Mb} \times 4$ | $256 \mathrm{Mb} \times 8$ | 128 Mb $\times 16$ |
| :---: | :---: | :---: | :---: | :---: |
| Bank Address | \# of Bank Groups | 4 | 4 | 2 |
|  | BG Address | BG0~BG1 | BG0~BG1 | BG0 |
|  | Bank Address in a BG | BA0~BA1 | BA0~BA1 | BA0~BA1 |
| Row Address |  | A0~A14 | A0~A13 | A0~A13 |
| Column Address |  | A0~A9 | A0~A9 | A0~A9 |
| Page size |  | 512B | 1KB | 2 KB |

## 4 Gb Addressing Table

| Configuration |  | $1 \mathrm{~Gb} \times 4$ | 512 Mb x8 | $256 \mathrm{Mb} \times 16$ |
| :---: | :---: | :---: | :---: | :---: |
| Bank Address | \# of Bank Groups | 4 | 4 | 2 |
|  | BG Address | BG0~BG1 | BG0~BG1 | BG0 |
|  | Bank Address in a BG | BA0~BA1 | BA0~BA1 | BA0~BA1 |
| Row Address |  | A0~A15 | A0~A14 | A0~A14 |
| Column Address |  | A0~A9 | A0~A9 | A0~A9 |
| Page size |  | 512B | 1KB | 2 KB |

## 8 Gb Addressing Table

| Configuration |  | $2 \mathrm{~Gb} \times 4$ | 1 Gb x8 | $512 \mathrm{Mb} \times 16$ |
| :---: | :---: | :---: | :---: | :---: |
| Bank Address | \# of Bank Groups | 4 | 4 | 2 |
|  | BG Address | BG0~BG1 | BG0~BG1 | BG0 |
|  | Bank Address in a BG | BA0~BA1 | BA0~BA1 | BA0~BA1 |
| Row Address |  | A0~A16 | A0~A15 | A0~A15 |
| Column Address |  | A0~A9 | A0~A9 | A0~A9 |
| Page size |  | 512B | 1KB | 2 KB |

## 16 Gb Addressing Table

| Configuration |  | $4 \mathrm{~Gb} \times 4$ | $2 \mathrm{~Gb} \times 8$ | $1 \mathrm{~Gb} \times 16$ |
| :---: | :---: | :---: | :---: | :---: |
| Bank Address | \# of Bank Groups | 4 | 4 | 2 |
|  | BG Address | BG0~BG1 | BG0~BG1 | BG0 |
|  | Bank Address in a BG | BA0~BA1 | BA0~BA1 | BA0~BA1 |
| Row Address |  | A0~A17 | A0~A16 | A0~A16 |
| Column Address |  | A0~A9 | A0~A9 | A0~A9 |
| Page size |  | 512B | 1KB | 2 KB |

[^0]
## 6. Absolute Maximum Ratings

### 6.1 Absolute Maximum DC Ratings

[ Table 4 ] Absolute Maximum DC Ratings

| Symbol | Parameter | Rating | Units |
| :---: | :--- | :---: | :---: |
| VDD | Voltage on VDD pin relative to Vss | $-0.3 \sim 1.5$ | V |
| VDDQ | Voltage on VDDQ pin relative to Vss | $-0.3 \sim 1.5$ | V |
| VPP | Voltage on VPP pin relative to Vss | $-0.3 \sim 3.0$ | 1,3 |
| $\mathrm{~V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ | Voltage on any pin except VREFCA relative to Vss | $-0.3 \sim 1.5$ | 4 |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature | -55 to +100 | V |

NOTE :

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability
2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
3. VDD and VDDQ must be within 300 mV of each other at all times; and VREFCA must be not greater than $0.6 \times$ VDDQ, When VDD and VDDQ are less than 500 mV ; VREFCA may be equal to or less than 300 mV
4. VPP must be equal or greater than VDD/VDDQ at all times.
5. Overshoot area above 1.5 V is specified in section 8.3.4, 8.3.5 and section 8.3.6..

### 6.2 DRAM Component Operating Temperature Range

[ Table 5 ] Temperature Range

| Symbol | Parameter | rating | Unit | NOTE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $T_{\mathrm{OPER}}$ | Operating Temperature Range | Normal | 0 to 95 | ${ }^{\circ} \mathrm{C}$ | $1,2,4$ |
|  |  | Industrial | -40 to 95 | ${ }^{\circ} \mathrm{C}$ | $1,3,4$ |

## NOTE :

1. Operating Temperature $T_{\text {OPER }}$ is the case surface temperature on the center/top side of the DRAM.
2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between $0-85^{\circ} \mathrm{C}$ under all operating conditions
3. The Industrial Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between $-40-95^{\circ} \mathrm{C}$ under all operating conditions
4. Some applications require operation of the Extended Temperature Range between $85^{\circ} \mathrm{C}$ and $95^{\circ} \mathrm{C}$ case temperature. Full specifications are guaranteed in this range, but the following additional conditions apply:
a) Refresh commands must be doubled in frequency, therefore reducing the refresh interval tREFI to 3.9 us.
b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 A6 $=0_{b}$ and MR2 A7 $=1_{b}$ ).

## 7. AC \& DC Operating Conditions

[ Table 6] Recommended DC Operating Conditions

| Symbol | Parameter | Rating |  |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |  |
| VDD | Supply Voltage | 1.14 | 1.2 | 1.26 | V | 1,2,3 |
| VDDQ | Supply Voltage for Output | 1.14 | 1.2 | 1.26 | V | 1,2,3 |
| VPP | Peak-to-Peak Voltage | 2.375 | 2.5 | 2.75 | V | 3 |

## NOTE :

1. Under all conditions VDDQ must be less than or equal to VDD.
2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
3. DC bandwidth is limited to 20 MHz .

## 8. AC \& DC Input Measurement Levels

### 8.1 AC \& DC Logic input levels for single-ended signals

[ Table 7 ] Single-ended AC \& DC input levels for Command and Address

| Symbol | Parameter | DDR4-1600/1866/2133/2400 |  | DDR4-2666 |  | Unit | $\begin{gathered} \text { NOT } \\ \text { E } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |  |
| Vıı.ca(DC75) | DC input logic high | Vrefca 0.075 | Vdd | TBD | TBD | V |  |
| Vil.ca(DC75) | DC input logic low | Vss | Vrefca-0.075 | TBD | TBD | V |  |
| Vih.ca(AC100) | AC input logic high | Vref + 0.1 | Note 2 | TBD | TBD | V | 1 |
| VIL.cA(AC100) | AC input logic low | Note 2 | Vref - 0.1 | TBD | TBD | V | 1 |
| Vrefca(DC) | Reference Voltage for ADD, CMD inputs | 0.49*VDD | 0.51*VDD | TBD | TBD | V | 2,3 |

## NOTE :

1. See "Overshoot and Undershoot Specifications" .
2. The AC peak noise on VREFCA may not allow Vrefca to deviate from Vrefca(DC) by more than $\pm 1 \%$ VdD (for reference : approx. $\pm 12 \mathrm{mV}$ )
3. For reference : approx. $\mathrm{VDD} / 2 \pm 12 \mathrm{mV}$

## 8.2 $\mathrm{V}_{\text {REF }}$ Tolerances

The dc-tolerance limits and ac-noise limits for the reference voltages $V_{\text {REFCA }}$ is illustrated in Figure 1. It shows a valid reference voltage $V_{R E F}(t)$ as a function of time. ( $\mathrm{V}_{\text {REF }}$ stands for $\mathrm{V}_{\text {REFCA }}$ and $\mathrm{V}_{\text {REFDQ }}$ likewise).
$V_{\text {REF }}(D C)$ is the linear average of $V_{\text {REF }}(t)$ over a very long period of time (e.g. 1 sec ). This average has to meet the min/max requirement in Table 7 on page 11. Furthermore $V_{R E F}(t)$ may temporarily deviate from $V_{R E F}(D C)$ by no more than $\pm 1 \% V_{D D}$.


Figure 1. Illustration of $V_{\text {REF }}(\mathrm{DC})$ tolerance and VREF ac-noise limits

The voltage levels for setup and hold time measurements $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC}), \mathrm{V}_{\mathrm{IH}}(\mathrm{DC}), \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})$ and $\mathrm{V}_{\mathrm{IL}}(\mathrm{DC})$ are dependent on $\mathrm{V}_{\mathrm{REF}}$.
" $\mathrm{V}_{\mathrm{REF}}$ " shall be understood as $\mathrm{V}_{\text {REF }}(\mathrm{DC})$, as defined in Figure 1.

This clarifies, that dc-variations of $\mathrm{V}_{\text {REF }}$ affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. System timing and voltage budgets need to account for $\mathrm{V}_{\mathrm{REF}}(\mathrm{DC})$ deviations from the optimum position within the data-eye of the input signals.

This also clarifies that the DRAM setup/hold specification and derating values need to include time and voltage associated with $\mathrm{V}_{\text {REF }}$ ac-noise. Timing and voltage effects due to ac-noise on $V_{\text {REF }}$ up to the specified limit $\left(+/-1 \%\right.$ of $\left.V_{D D}\right)$ are included in DRAM timings and their associated deratings.

### 8.3 AC \& DC Logic Input Levels for Differential Signals

### 8.3.1 Differential signals definition



Figure 2. Definition of differential ac-swing and "time above ac level" tDVAC

## NOTE :

1. Differential signal rising edge from VIL.DIFF.MAX to VIH.DIFF.MIN must be monotonic slope.
2. Differential signal falling edge from VIH.DIFF.MIN to VIL.DIFF.MAX must be monotonic slope.

### 8.3.2 Differential swing requirement for clock (CK_t - CK_c)

[ Table 8 ] Differential AC \& DC Input Levels

| Symbol | Parameter | DDR4-1600/1866/2133 |  | DDR4 -2400/2666 |  | unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| $\mathrm{V}_{\text {IHdiff }}$ | differential input high | +0.150 | NOTE 3 | TBD | NOTE 3 | V | 1 |
| $V_{\text {ILdiff }}$ | differential input low | NOTE 3 | -0.150 | NOTE 3 | TBD | V | 1 |
| $\mathrm{V}_{\text {IHdiff }}(\mathrm{AC})$ | differential input high ac | $2 \times\left(\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})-\mathrm{V}_{\mathrm{REF}}\right)$ | NOTE 3 | $2 \times\left(\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})-\mathrm{V}_{\mathrm{REF}}\right)$ | NOTE 3 | V | 2 |
| $\mathrm{V}_{\text {ILdiff }}(\mathrm{AC})$ | differential input low ac | NOTE 3 | $2 \times\left(\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})-\mathrm{V}_{\mathrm{REF}}\right)$ | NOTE 3 | $2 \times\left(\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})-\mathrm{V}_{\mathrm{REF}}\right)$ | V | 2 |

## NOTE:

1. Used to define a differential signal slew-rate.
2. for CK_t - CK_c use $\mathrm{V}_{\text {IHCA }} / \mathrm{V}_{\text {ILCA }}(\mathrm{AC})$ of ADD/CMD and $\mathrm{V}_{\text {REFCA }}$;
3. These values are not defined; however, the differential signals CK_t - CK_c, need to be within the respective limits $\left(V_{I H C A}(D C)\right.$ max, $\left.V_{\text {ILCA }}(D C) m i n\right)$ for single-ended signals as well as the limitations for overshoot and undershoot.
[ Table 9 ] Allowed time before ringback (tDVAC) for CK_t - CK_c

| Slew Rate [V/ns] | tDVAC [ps] @ \|V $\mathrm{V}_{\mathbf{I H} / \mathrm{Ldiff}}(\mathrm{AC}) \mid=200 \mathrm{mV}$ |  |
| :---: | :---: | :---: |
|  | min | max |
| > 4.0 | 120 | - |
| 4.0 | 115 | - |
| 3.0 | 110 | - |
| 2.0 | 105 | - |
| 1.8 | 100 | - |
| 1.6 | 95 | - |
| 1.4 | 90 | - |
| 1.2 | 85 | - |
| 1.0 | 80 | - |
| < 1.0 | 80 | - |

### 8.3.3 Single-ended requirements for differential signals

Each individual component of a differential signal (CK_t, CK_c) has also to comply with certain requirements for single-ended signals.
CK_t and CK _c have to approximately reach $V_{\text {SEH }} \min / V_{\text {SEL }} \max$ [approximately equal to the ac-levels $\left\{\mathrm{V}_{\text {IH.CA }}(\mathrm{AC}) / \mathrm{V}_{\text {IL.CA }}(\mathrm{AC})\right\}$ for $A D D / C M D$ signals] in every half-cycle.
Note that the applicable ac-levels for ADD/CMD might be different per speed-bin etc. E.g. if Different value than $\mathrm{V}_{\text {IH.CA }}(\mathrm{AC100}) / \mathrm{V}_{\text {IL.CA }}(\mathrm{AC100})$ is used for ADD/CMD signals, then these ac-levels apply also for the single-ended signals CK_t and CK _c .


Figure 3. Single-ended requirement for differential signals

Note that while ADD/CMD signal requirements are with respect to $\mathrm{V}_{\text {REFCA }}$, the single-ended components of differential signals have a requirement with respect to $\mathrm{V}_{\mathrm{DD}} / 2$; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach $\mathrm{V}_{\mathrm{SEL}}$ max, $\mathrm{V}_{\mathrm{SEH}}$ min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.
[ Table 10 ] Single-ended levels for CK_t, CK_c

| Symbol | Parameter | DDR4-1600/1866/2133 |  | DDR4 -2400/2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| $\mathrm{V}_{\text {SEH }}$ | Single-ended high-level for CK_t , CK_c | (VDD/2)+0.100 | NOTE3 | TBD | NOTE3 | V | 1, 2 |
| $\mathrm{V}_{\text {SEL }}$ | Single-ended low-level for CK_t, CK_c | NOTE3 | (VDD/2)-0.100 | NOTE3 | TBD | V | 1, 2 |

NOTE :

1. For $C K$ _t -CK _c use $\mathrm{V}_{\text {IH.CA }} / V_{\text {IL.CA }}(\mathrm{AC})$ of ADD/CMD;
2. $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC}) / \mathrm{V}_{\mathrm{IL}}(\mathrm{AC})$ for $A D D / C M D$ is based on $\mathrm{V}_{\text {REFCA }}$;
3. These values are not defined, however the single-ended signals CK_t - CK_c need to be within the respective limits $\left(\mathrm{V}_{\text {IH.CA }}(\mathrm{DC})\right.$ max, $\mathrm{V}_{\text {IL.CA }}(\mathrm{DC})$ min) for single-ended signals as well as the limitations for overshoot and undershoot.

### 8.3.4 Address, Command and Control Overshoot and Undershoot specifications

[ Table 11 ] AC overshoot/undershoot specification for Address, Command and Control pins

| Parameter | Specification |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |
| Maximum peak amplitude above VDD Absolute Max allowed for overshoot area | 0.06 | 0.06 | 0.06 | 0.06 | TBD | V |
| Delta value between VDD Absolute Max and VDD Max allowed for overshoot area | 0.24 | 0.24 | 0.24 | 0.24 | TBD | V |
| Maximum peak amplitude allowed for undershoot area | 0.3 | 0.3 | 0.3 | 0.3 | TBD | V-ns |
| Maximum overshoot area per 1tCK Above Absolute Max | 0.0083 | 0.0071 | 0.0062 | 0.0055 | TBD | V-ns |
| Maximum overshoot area per 1tCK Between Absolute Max and VDD Max | 0.2550 | 0.2185 | 0.1914 | 0.1699 | TBD | V-ns |
| Maximum undershoot area per 1tCK Below VSS | 0.2644 | 0.2265 | 0.1984 | 0.1762 | TBD | V-ns |
| (A0-A13,BG0-BG1,BA0-BA1,ACT_n,RAS_n,CAS_n/A15,WE_n/A14,CS_n,CKE,ODT,C2-C0) |  |  |  |  |  |  |



Figure 4. Address, Command and Control Overshoot and Undershoot Definition

### 8.3.5 Clock Overshoot and Undershoot Specifications

[ Table 12] AC overshoot/undershoot specification for Clock

| Parameter | Specification |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |
| Maximum peak amplitude above VDD Absolute Max allowed for overshoot area | 0.06 | 0.06 | 0.06 | 0.06 | TBD | V |
| Delta value between VDD Absolute Max and VDD Max allowed for overshoot area | 0.24 | 0.24 | 0.24 | 0.24 | TBD | V |
| Maximum peak amplitude allowed for undershoot area | 0.3 | 0.3 | 0.3 | 0.3 | TBD | V |
| Maximum overshoot area per 1UI Above Absolute Max | 0.0038 | 0.0032 | 0.0028 | 0.0025 | TBD | V-ns |
| Maximum overshoot area per 1UI Between Absolute Max and VDD Max | 0.1125 | 0.0964 | 0.0844 | 0.0750 | TBD | V-ns |
| Maximum undershoot area per 1UI Below VSS | 0.1144 | 0.0980 | 0.0858 | 0.0762 | TBD | V-ns |

(CK_t, CK_c)


Figure 5. Clock Overshoot and Undershoot Definition

### 8.3.6 Data, Strobe and Mask Overshoot and Undershoot Specifications

[ Table 13 ] AC overshoot/undershoot specification for Data, Strobe and Mask

| Parameter | Specification |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |
| Maximum peak amplitude above Max absolute level of Vin, Vout | 0.16 | 0.16 | 0.16 | 0.16 | TBD | V |
| Overshoot area Between Max Absolute level of Vin, Vout and VDDQ Max | 0.24 | 0.24 | 0.24 | 0.24 | TBD | V |
| Undershoot area Between Min absolute level of Vin, Vout and VSSQ | 0.30 | 0.30 | 0.30 | 0.30 | TBD | V |
| Maximum peak amplitude below Min absolute level of Vin, Vout | 0.10 | 0.10 | 0.10 | 0.10 | TBD | V |
| Maximum overshoot area per 1UI Above Max absolute level of Vin, Vout | 0.0150 | 0.0129 | 0.0113 | 0.0100 | TBD | V-ns |
| Maximum overshoot area per 1UI Between Max absolute level of Vin,Vout and VDDQ Max | 0.1050 | 0.0900 | 0.0788 | 0.0700 | TBD | V-ns |
| Maximum undershoot area per 1UI Between Min absolute level of Vin,Vout and VSSQ | 0.1050 | 0.0900 | 0.0788 | 0.0700 | TBD | V-ns |
| Maximum undershoot area per 1UI Below Min absolute level of Vin,Vout | 0.0150 | 0.0129 | 0.0113 | 0.0100 | TBD | V-ns |
| (DQ, DQS_t, DQS_c, DM_n, DBI_n, TDQS_t, TDQS_c) |  |  |  |  |  |  |



Figure 6. Data, Strobe and Mask Overshoot and Undershoot Definition

### 8.4 Slew Rate Definitions

### 8.4.1 Slew Rate Definitions for Differential Input Signals (CK)

Input slew rate for differential signals (CK_t, CK_c) are defined and measured as shown in Table 14 and Figure 7.
[ Table 14 ] Differential input slew rate definition

| Description | Measured |  | Defined by |
| :---: | :---: | :---: | :---: |
|  | From | To |  |
| Differential input slew rate for rising edge(CK_t - CK_c) | $\mathrm{V}$ <br> ILdiffmax | V IHdiffmin | [ $\mathrm{V}_{\text {IHdiffmin }} \mathrm{V}_{\text {ILdiffmax }}$ ]/ DeltaTRdiff |
| Differential input slew rate for falling edge(CK_t - CK_c) | V <br> IHdiffmin | V, <br> ILdiffmax | [ ${ }^{\text {IHdiffmin - }}{ }$ ILdiffmax $] /$ DeltaTFdiff |

NOTE :
The differential signal (i.e. CK - $\overline{\mathrm{CK}}$ and DQS $-\overline{\mathrm{DQS}}$ ) must be linear between these thresholds.


Figure 7. Differential Input Slew Rate definition for CK, $\overline{\mathbf{C K}}$

### 8.4.2 Slew Rate Definition for Single-ended Input Signals ( CMD/ADD )



NOTE :

1. Single-ended input slew rate for rising edge $=\{$ VIHCA(AC)Min - VILCA(DC)Max $\}$ / Delta TR single
2. Single-ended input slew rate for falling edge $=\{$ VIHCA(DC)Min - VILCA(AC)Max $\} /$ Delta TF single
3. Single-ended signal rising edge from VILCA(DC)Max to VIHCA(DC)Min must be monotonic slope.
4. Single-ended signal falling edge from VIHCA(DC)Min to VILCA(DC)Max must be monotonic slope.

Figure 8. Single-ended Input Slew Rate definition for CMD and ADD

### 8.5 Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output skew parameters with respect to clock, each cross point voltage of differential input signals (CK_t, CK_c) must meet the requirements in Table. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signals to the midlevel between of VDD and VSS.


Figure 9. Vix Definition (CK)
[ Table 15 ] Cross point voltage for differential input signals (CK)

| Symbol | Parameter | DDR4-1600/1866/2133 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min |  | max |  |
| - | Area of VSEH, VSEL | $\begin{gathered} \text { VSEL }=<\mathrm{VDD} / 2- \\ 145 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \hline \mathrm{VDD} / 2-145 \mathrm{mV}=< \\ \mathrm{VSEL}=<\mathrm{VDD} / 2- \\ 100 \mathrm{mV} \end{gathered}$ | $\begin{array}{\|c} \begin{array}{c} \text { VDD/2 }+100 \mathrm{mV} \\ =< \\ =\mathrm{VSEH}=<\mathrm{VDD} / \\ 2+145 \mathrm{mV} \end{array} \end{array}$ | $\begin{aligned} & \text { VDD } / 2+145 \mathrm{mV} \\ & =<\mathrm{VSEH} \end{aligned}$ |
| VIX(CK) | Differential Input Cross Point Voltage relative to VDD/2 for CK_t, CK_c | -120mV | $\begin{gathered} -(\mathrm{VDD} / 2-\mathrm{VSEL})+ \\ 25 \mathrm{mV} \end{gathered}$ | $\begin{gathered} (\mathrm{VSEH}-\mathrm{VDD} / 2)- \\ 25 \mathrm{mV} \end{gathered}$ | 120 mV |


| Symbol | Parameter | DDR4-2400/2666 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min |  | max |  |
| - | Area of VSEH, VSEL | TBD | TBD | TBD | TBD |
| VIX(CK) | Differential Input Cross Point Voltage relative to VDD/2 for CK_t, CK_c | TBD | TBD | TBD | TBD |

### 8.6 CMOS rail to rail Input Levels

### 8.6.1 CMOS rail to rail Input Levels for RESET_n

[ Table 16 ] CMOS rail to rail Input Levels for RESET_n

| Parameter | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| AC Input High Voltage | VIH(AC)_RESET | $0.8^{*}$ VDD | VDD | V |
| DC Input High Voltage | VIH(DC)_RESET | $0.7^{*}$ VDD | 6 |  |
| DC Input Low Voltage | VIL(DC)_RESET | VSS | $0.3^{*}$ VDD | V |
| AC Input Low Voltage | VIL(AC)_RESET | VSS | $0.2^{*}$ VDD | V |
| Rising time | TR_RESET | - | 1 |  |
| RESET pulse width | tPW_RESET | 1.0 | 7 |  |

## NOTE :

1.After RESET_n is registered LOW, RESET_n level shall be maintained below VIL(DC)_RESET during tPW_RESET, otherwise, SDRAM may not be reset.
2. Once RESET_n is registered HIGH, RESET_n level must be maintained above VIH(DC)_RESET, otherwise, SDRAM operation will not be guaranteed until it is reset asserting RESET_n signal LOW.
3. RESET is destructive to data contents.
4. No slope reversal(ringback) requirement during its level transition from Low to High.
5. This definition is applied only "Reset Procedure at Power Stable".
6. Overshoot might occur. It should be limited by the Absolute Maximum DC Ratings.
7. Undershoot might occur. It should be limited by Absolute Maximum DC Ratings


Figure 10. RESET_n Input Slew Rate Definition

### 8.7 AC and DC Logic Input Levels for DQS Signals

### 8.7.1 Differential signal definition



Figure 11. Definition of differential DQS Signal AC-swing Level

### 8.7.2 Differential swing requirements for DQS (DQS_t - DQS_c)

[ Table 17 ] Differential AC and DC Input Levels for DQS

| Symbol | Parameter | DDR4-1600/1866/2133 |  | DDR4-2400 |  | DDR4-2666 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| VIHDiffPeak | VIH.DIFF.Peak Voltage | 186 | Note2 | 160 | Note2 | TBD | TBD | mV | 1 |
| VILDiffPeak | VIL.DIFF.Peak Voltage | Note2 | -186 | Note2 | -160 | TBD | TBD | mV | 1 |

NOTE :
1.Used to define a differential signal slew-rate.
2.These values are not defined; however, the differential signals DQS_t - DQS_c, need to be within the respective limits Overshoot, Undershoot Specification for single-ended signals.

### 8.7.3 Peak voltage calculation method

The peak voltage of Differential DQS signals are calculated in a following equation.
VIH.DIFF.Peak Voltage $=\operatorname{Max}(f(\mathrm{t}))$
VIL.DIFF.Peak Voltage $=\operatorname{Min}(f(t))$
$f(t)=$ VDQS_t - VDQS_c


Figure 12. Definition of differential DQS Peak Voltage

### 8.7.4 Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output skew parameters with respect to strobe, the cross point voltage of differential input signals (DQS_t, DQS_c) must meet the requirements in Table 18. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signals to the mid level that is VrefDQ.Vix Definition (DQS)


Time

Figure 13. Vix Definition (DQS)
[ Table 18 ] Cross point voltage for differential input signals (DQS)

| Symbol | Parameter | DDR4-1600/1866/2133/2400 |  | DDR4-2666 |  | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| Vix_DQS_ratio | DQS Differential input crosspoint voltage ratio | - | 25 | TBD | TBD | \% | 1, 2, 3 |

NOTE :

1. The base level of Vix_DQS_FR/RF is VrefDQ that is DDR4 SDRAM internal setting value by Vref Training.
2. Vix_DQS_FR is defined by this equation : Vix_DQS_FR $=\mid \operatorname{Min}(f(t)) \times$ Vix_DQS_Ratio
3. Vix_DQS_RF is defined by this equation : Vix_DQS_RF $=\operatorname{Max}(f(\mathrm{f})) \mathrm{x}$ Vix_DQS_Ratio

### 8.7.5 Differential Input Slew Rate Definition

Input slew rate for differential signals (DQS_t, DQS_c) are defined and measured as shown in are Figure 11 and Figure 12.


Time
NOTE :

1. Differential signal rising edge from VILDiff_DQS to VIHDiff_DQS must be monotonic slope.
2. Differential signal falling edge from VIHDiff_DQS to VILDiff_DQS must be monotonic slope.

Figure 14. Differential Input Slew Rate Definition for DQS_t, DQS_c
[ Table 19 ] Differential Input Slew Rate Definition for DQS_t, DQS_c

| Description | ( |  | Defined by |
| :---: | :---: | :---: | :---: |
|  | From | To |  |
| Differential input slew rate for rising edge(DQS_t - DQS_c) | VILDiff_DQS | VIHDiff_DQS | \|VILDiff_DQS - VIHDiff_DQS|/DeltaTRdiff |
| Differential input slew rate for falling edge(DQS_t - DQS_c) | VIHDiff_DQS | VILDiff_DQS | \|VILDiff_DQS - VIHDiff_DQS|/DeltaTFdiff |

[ Table 20 ] Differential Input Level for DQS_t, DQS_c

| Symbol | Parameter | DDR4-1600/1866/2133 |  | DDR4-2400 |  | DDR4-2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| VIHDiff_DQS | Differntial Input High | 136 | - | 130 | - | TBD | TBD | mV |  |
| VILDiff_DQS | Differntial Input Low | - | -136 | - | -130 | TBD | TBD | mV |  |

[ Table 21 ] Differential Input Slew Rate for DQS_t, DQS_c

| Symbol | Parameter | DDR4-1600/1866/2133/2400 |  | DDR4-2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| SRIdiff | Differential Intput Slew Rate | 3 | 18 | TBD | TBD | V/ns |  |

## 9. AC and DC output Measurement levels

### 9.1 Output Driver DC Electrical Characteristics

The DDR4 driver supports two different Ron values. These Ron values are referred as strong(low Ron) and weak mode(high Ron). A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:

The individual pull-up and pull-down resistors $\left(\mathrm{RON}_{\mathrm{Pu}}\right.$ and $\left.\mathrm{RON}_{\mathrm{Pd}}\right)$ are defined as follows:
$\mathrm{RON}_{\mathrm{Pu}}=\frac{\text { VDDQ -Vout }}{\mid I \text { out } \mid}$ under the condition that RONPd is off
$\operatorname{RON}_{\mathrm{Pd}}=\frac{\text { Vout }}{\mid \text { lout } \mid} \quad$ under the condition that RONPu is off

Chip In Drive Mode


Figure 15. Output driver
[ Table 22 ] Output Driver DC Electrical Characteristics, assuming RZQ=240ohm; entire operating temperature range; after proper ZQ calibration

| RON ${ }_{\text {NOM }}$ | Resistor | Vout | Min | Nom | Max | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $34 \Omega$ | RON34Pd | VOLdc $=0.5 * V D D Q$ | 0.8 | 1 | 1.1 | RZQ/7 | 1,2 |
|  |  | VOMdc $=0.8{ }^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.1 | RZQ/7 | 1,2 |
|  |  | VOHdc $=1.1^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.25 | RZQ/7 | 1,2 |
|  | RON34Pu | VOLdc $=0.5^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.25 | RZQ/7 | 1,2 |
|  |  | VOMdc $=0.8{ }^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.1 | RZQ/7 | 1,2 |
|  |  | VOHdc $=1.1^{*} \mathrm{VDDQ}$ | 0.8 | 1 | 1.1 | RZQ/7 | 1,2 |
| $48 \Omega$ | RON48Pd | VOLdc $=0.5 * V D D Q$ | 0.8 | 1 | 1.1 | RZQ/5 | 1,2 |
|  |  | VOMdc= 0.8* VDDQ | 0.9 | 1 | 1.1 | RZQ/5 | 1,2 |
|  |  | VOHdc $=1.1^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.25 | RZQ/5 | 1,2 |
|  | RON48Pu | VOLdc $=0.5^{*}$ VDDQ | 0.9 | 1 | 1.25 | RZQ/5 | 1,2 |
|  |  | VOMdc $=0.8^{*} \mathrm{VDDQ}$ | 0.9 | 1 | 1.1 | RZQ/5 | 1,2 |
|  |  | VOHdc= 1.1* VDDQ | 0.8 | 1 | 1.1 | RZQ/5 | 1,2 |
| Mismatch between pull-up and pull-down, MMPuPd |  | VOMdc $=0.8$ * VDDQ | -10 | - | 10 | \% | 1,2,3,4 |
| Mismatch DQ-DQ within byte variation pull-up, MMPudd |  | VOMdc $=0.8 *$ VDDQ | - | - | 10 | \% | 1,2,4 |
| Mismatch DQ-DQ within byte variation pull-dn, MMPddd |  | VOMdc $=0.8$ * VDDQ | - | - | 10 | \% | 1,2,4 |

NOTE :

1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity(TBD).
2. Pull-up and pull-dn output driver impedances are recommended to be calibrated at 0.8 * VDDQ. Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at 0.5 * VDDQ and 1.1 * VDDQ.
3. Measurement definition for mismatch between pull-up and pull-down, MMPuPd : Measure RONPu and RONPD both at $0.8^{*}$ VDD separately; Ronnom is the nominal Ron value

$$
\text { MMPuPd }=\frac{\text { RONPu }- \text { RONPd }}{\text { RONNOM }} * 100
$$

4. RON variance range ratio to RON Nominal value in a given component, including DQS_t and DQS_c.

RONPuMax-RONPuMin

$$
\begin{aligned}
& \text { MMPudd }=\frac{\text { RONNOM }}{\text { RONPdMax -RONPdMin }} * 100 \\
& \text { MMPddd }=\frac{\text { RONNOM }}{}=100
\end{aligned}
$$

5. This parameter of x 16 device is specified for Uper byte and Lower byte.

### 9.1.1 Alert_n output Drive Characteristic

A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:

$$
\mathrm{RON}_{\mathrm{Pd}}=\frac{\text { Vout }}{\mathrm{I} \text { lout I under the condition that } \mathrm{RON}_{\mathrm{Pu}} \text { is off }}
$$



| Resistor | Vout | Min | Max | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{RON}_{\mathrm{Pd}}$ | VOLdc $=0.1^{*} \mathrm{VDDQ}$ | 0.3 | 1.2 | $34 \Omega$ |  |
|  | $\mathrm{~V}_{\mathrm{OMdc}}=0.8^{*} \mathrm{VDDQ}$ | 0.4 | 1.2 | $34 \Omega$ |  |
|  | $\mathrm{~V}_{\mathrm{OHdc}}=1.1^{*} \mathrm{VDDQ}$ | 0.4 | 1.4 | $34 \Omega$ | 1 |

NOTE :

1. VDDQ voltage is at VDDQ DC. VDDQ DC definition is TBD.

### 9.1.2 Output Driver Characteristic of Connectivity Test (CT) Mode

Following Output driver impedance RON will be applied Test Output Pin during Connectivity Test ( CT ) Mode. The individual pull-up and pull-down resistors (RONPu_CT and RONPd_CT) are defined as follows:
$\mathrm{RON}_{\text {Pu_CT }}=\frac{\mathrm{V}_{\text {DDQ }}-\mathrm{V}_{\text {OUT }}}{\text { I lout } \mathrm{I}}$
$\mathrm{RON}_{\text {Pd_CT }}=\frac{\mathrm{V}_{\text {OUT }}}{\text { I lout } \mathrm{I}}$

Chip In Driver Mode


Figure 16. Output Driver

| $\mathrm{RON}_{\text {NOM_CT }}$ | Resistor | Vout | Max | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $34 \Omega$ | $\mathrm{RON}_{\text {Pd_CT }}$ | $\mathrm{VOB}_{\text {dc }}=0.2 \times \mathrm{V}_{\text {DDQ }}$ | 1.9 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOL}_{\mathrm{dc}}=0.5 \times \mathrm{V}_{\text {DDQ }}$ | 2.0 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOM}_{\mathrm{dc}}=0.8 \times \mathrm{V}_{\text {DDQ }}$ | 2.2 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOH}_{\mathrm{dc}}=1.1 \times \mathrm{V}_{\text {DDQ }}$ | 2.5 | $34 \Omega$ | 1 |
|  | $\mathrm{RON}_{\text {Pu_CT }}$ | $\mathrm{VOB}_{\text {dc }}=0.2 \times \mathrm{V}_{\text {DDQ }}$ | 2.5 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOL}_{\mathrm{dc}}=0.5 \times \mathrm{V}_{\text {DDQ }}$ | 2.2 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOM}_{\mathrm{dc}}=0.8 \times \mathrm{V}_{\text {DDQ }}$ | 2.0 | $34 \Omega$ | 1 |
|  |  | $\mathrm{VOH}_{\mathrm{dc}}=1.1 \times \mathrm{V}_{\mathrm{DDQ}}$ | 1.9 | $34 \Omega$ | 1 |

NOTE :

1. Connectivity test mode uses un-calibrated drivers, showing the full range over PVT. No mismatch between pull up and pull down is defined.

### 9.2 Single-ended AC \& DC Output Levels

[ Table 23 ] Single-ended AC \& DC output levels

| Symbol | Parameter | DDR4-1600/1866/2133/2400/2666 | Units |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}(\mathrm{DC})$ | NC output high measurement level (for IV curve linearity) | $1.1 \times \mathrm{V}_{\mathrm{DDQ}}$ | V |
| $\mathrm{V}_{\mathrm{OM}}(\mathrm{DC})$ | DC output mid measurement level (for IV curve linearity) | $0.8 \times \mathrm{V}_{\mathrm{DDQ}}$ | V |
| $\mathrm{V}_{\mathrm{OL}}(\mathrm{DC})$ | DC output low measurement level (for IV curve linearity) | $0.5 \times \mathrm{V}_{\mathrm{DDQ}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}(\mathrm{AC})$ | AC output high measurement level (for output SR) | $(0.7+0.15) \times \mathrm{V}_{\mathrm{DDQ}}$ |  |
| $\mathrm{V}_{\mathrm{OL}}(\mathrm{AC})$ | AC output low measurement level (for output SR$)$ | $(0.7-0.15) \times \mathrm{V}_{\mathrm{DDQ}}$ | V |

## NOTE :

1. The swing of $\pm 0.15 \times V_{D D Q}$ is based on approximately $50 \%$ of the static single-ended output peak-to-peak swing with a driver impedance of $R Z Q / 7 \Omega$ and an effective test load of $50 \Omega$ to $V_{T T}=V_{D D Q}$.

### 9.3 Differential AC \& DC Output Levels

[ Table 24 ] Differential AC \& DC output levels

| Symbol | Parameter | DDR4-1600/1866/2133/2400/2666 | Units |
| :---: | :--- | :---: | :---: |
| NOTE |  |  |  |
| $\mathrm{V}_{\text {OHdiff }}(\mathrm{AC})$ | AC differential output high measurement level (for output SR) | $+0.3 \times \mathrm{V}_{\mathrm{DDQ}}$ | V |
| $\mathrm{V}_{\text {OLdiff }}(\mathrm{AC})$ | AC differential output low measurement level (for output SR) | $-0.3 \times \mathrm{V}_{\mathrm{DDQ}}$ | V |

## NOTE :

1. The swing of $\pm 0.3 \times V_{D D Q}$ is based on approximately $50 \%$ of the static differential output peak-to-peak swing with a driver impedance of RZQ/7 $\Omega$ and an effective test load of $50 \Omega$ to $V_{T T}=V_{D D Q}$ at each of the differential outputs.

### 9.4 Single-ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between $V_{O L(A C)}$ and $V_{O H(A C)}$ for single ended signals as shown in Table 25 and Figure 17.
[ Table 25 ] Single-ended output slew rate definition

| Description | Measured |  | Defined by |
| :---: | :---: | :---: | :---: |
|  | From | To |  |
| Single ended output slew rate for rising edge | $\mathrm{V}_{\mathrm{OL}}(\mathrm{AC})$ | $\mathrm{V}_{\mathrm{OH}}(\mathrm{AC})$ | $\left[\mathrm{V}_{\mathrm{OH}}(\mathrm{AC})-\mathrm{V}_{\mathrm{OL}}(\mathrm{AC})\right] /$ Delta TRse |
| Single ended output slew rate for falling edge | $\mathrm{V}_{\mathrm{OH}}(\mathrm{AC})$ | $\mathrm{V}_{\mathrm{OL}}(\mathrm{AC})$ | $\left[\mathrm{V}_{\mathrm{OH}}(\mathrm{AC})-\mathrm{V}_{\mathrm{OL}}(\mathrm{AC})\right] /$ Delta TFse |

NOTE :

1. Output slew rate is verified by design and characterization, and may not be subject to production test.


Figure 17. Single-ended Output Slew Rate Definition
[ Table 26 ] Single-ended output slew rate

| Parameter | Symbol | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Single ended output slew rate | SRQse | 4 | 9 | 4 | 9 | 4 | 9 | 4 | 9 | TBD | TBD | V/ns |

Description: SR: Slew Rate
Q: Query Output (like in DQ, which stands for Data-in, Query-Output)
se: Single-ended Signals
For Ron = RZQ/7 setting

## NOTE :

1. In two cases, a maximum slew rate of $12 \mathrm{~V} / \mathrm{ns}$ applies for a single DQ signal within a byte lane.
-Case 1 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are static (i.e. they stay at either high or low).
-Case 2 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are switching into the opposite direction (i.e. from low to high or high to low respectively). For the remaining DQ signal switching into the opposite direction, the regular maximum limit of $9 \mathrm{~V} / \mathrm{ns}$ applies

### 9.5 Differential Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff(AC) and VOHdiff(AC) for differential signals as shown in Table 27 and Figure 18.
[ Table 27 ] Differential output slew rate definition

| Description | Measured |  | Defined by |
| :---: | :---: | :---: | :---: |
|  | From | To |  |
| Differential output slew rate for rising edge | $\mathrm{V}_{\text {OLdiff }}(\mathrm{AC})$ | $\mathrm{V}_{\text {OHdiff }}(\mathrm{AC})$ | $\left[\mathrm{V}_{\text {OHdiff }}(\mathrm{AC})-\mathrm{V}_{\text {OLdiff }}(\mathrm{AC})\right] /$ Delta TRdiff |
| Differential output slew rate for falling edge | $\mathrm{V}_{\text {OHdiff }}(\mathrm{AC})$ | $\mathrm{V}_{\text {OLdiff }}(\mathrm{AC})$ | $\left[\mathrm{V}_{\text {OHdiff }}(\mathrm{AC})-\mathrm{V}_{\text {OLdiff }}(\mathrm{AC})\right] /$ Delta TFdiff |

## NOTE :

1. Output slew rate is verified by design and characterization, and may not be subject to production test


Figure 18. Differential Output Slew Rate Definition

## [ Table 28 ] Differential output slew rate

| Parameter | Symbol | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Differential output slew rate | SRQdiff | 8 | 18 | 8 | 18 | 8 | 18 | 8 | 18 | TBD | TBD | V/ns |

Description:
SR: Slew Rate
Q: Query Output (like in DQ, which stands for Data-in, Query-Output)
diff: Differential Signals
For Ron = RZQ/7 setting

### 9.6 Single-ended AC \& DC Output Levels of Connectivity Test Mode

Following output parameters will be applied for DDR4 SDRAM Output Signal during Connectivity Test Mode.
[ Table 29 ] Single-ended AC \& DC output levels of Connectivity Test Mode

| Symbol | Parameter | DDR4-1600/1866/2133 /2400/2666 | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}(\mathrm{DC})}$ | DC output high measurement level (for IV curve linearity) | $1.1 \times$ VDDQ | V |  |
| $\mathrm{V}_{\mathrm{OM}(\mathrm{DC})}$ | DC output mid measurement level (for IV curve linearity) | $0.8 \times \mathrm{VDDQ}$ | V |  |
| $\mathrm{V}_{\text {OL(DC) }}$ | DC output low measurement level (for IV curve linearity) | $0.5 \times \mathrm{VDDQ}$ | V |  |
| $\mathrm{V}_{\mathrm{OB}(\mathrm{DC})}$ | DC output below measurement level (for IV curve linearity) | $0.2 \times$ VDDQ | V |  |
| $\mathrm{V}_{\mathrm{OH}(\mathrm{AC})}$ | AC output high measurement level (for output SR) | VTT + (0.1 x VDDQ) | V | 1 |
| $\mathrm{V}_{\text {OL(AC) }}$ | AC output below measurement level (for output SR) | VTT - (0.1 x VDDQ) | V | 1 |

NOTE

1. The effective test load is $50 \Omega$ terminated by $\mathrm{VTT}=0.5$ * VDDQ.


Figure 19. Output Slew Rate Definition of Connectivity Test Mode
[ Table 30 ] Single-ended output slew rate of Connectivity Test Mode

| Parameter | Symbol | DDR4-1600/1866/2133/2400/2666 |  | Unit |
| :--- | :---: | :---: | :---: | :---: |
|  |  | Notes |  |  |
| Output signal Falling time | TF_output_CT | - | Max |  |
| Output signal Rising time | TR_output_CT | - | 10 |  |

### 9.7 Test Load for Connectivity Test Mode Timing

The reference load for ODT timings is defined in Figure 18.


Figure 20. Connectivity Test Mode Timing Reference Load

## 10. Speed Bin

[ Table 31 ] DDR4-1600 Speed Bins and Operations

| Speed Bin |  |  |  | DDR4-1600 |  | Unit |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL-nRCD-nRP |  |  |  | 11-11-11 |  |  | NOTE |
| Parameter |  |  | Symbol | min | max |  |  |
| Internal read command to first data |  |  | tAA | $\begin{gathered} 13.75^{12} \\ (13.50)^{5,10} \end{gathered}$ | 18.00 | ns | 11 |
| Internal read command to first data with read DBI enabled |  |  | tAA_DBI | tAA(min) + 2nCK | tAA(max) +2 nCK | ns | 11 |
| ACT to internal read or write delay time |  |  | tRCD | $\begin{gathered} 13.75^{12} \\ (13.50)^{5,10} \end{gathered}$ | - | ns | 11 |
| PRE command period |  |  | tRP | $\begin{gathered} 13.75^{12} \\ (13.50)^{5,10} \end{gathered}$ | - | ns | 11 |
| ACT to PRE command period |  |  | tRAS | 35 | $9 \times$ tREFI | ns | 11 |
| ACT to ACT or REF command period |  |  | tRC | $\begin{gathered} 48.75 \\ (48.50)^{5,10} \end{gathered}$ | - | ns | 11 |
|  | Normal | Read DBI |  |  |  |  |  |
| CWL $=9$ | $C L=9$ | $C L=11$ | tCK(AVG) | 1.5 | 1.6 | ns | 1,2,3,4,10,13 |
|  |  |  |  | $\left(\right.$ Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=10$ | $\mathrm{CL}=12$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4,10 |
| CWL = 9,11 | CL = 10 | $C L=12$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4 |
|  | CL = 11 | $C L=13$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,4 |
|  | CL = 12 | CL = 14 | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3 |
| Supported CL Settings |  |  |  | 9,11,12 |  | nCK | 12,13 |
| Supported CL Settings with read DBI |  |  |  | 11,13,14 |  | nCK | 13 |
| Supported CWL Settings |  |  |  | 9,11 |  | nCK |  |

[ Table 32 ] DDR4-1866 Speed Bins and Operations

| Speed Bin |  |  |  | DDR4-1866 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL-nRCD-nRP |  |  |  | 13-13-13 |  |  |  |
| Parameter |  |  | Symbol | min | max |  |  |
| Internal read command to first data |  |  | tAA | $\begin{gathered} 13.92^{12} \\ (13.50)^{5,10} \end{gathered}$ | 18.00 | ns | 11 |
| Internal read command to first data with read DBI enabled |  |  | tAA_DBI | tAA(min) + 2nCK | tAA(max) +2nCK | ns | 11 |
| ACT to internal read or write delay time |  |  | tRCD | $\begin{gathered} 13.92^{12} \\ (13.50)^{5,10} \end{gathered}$ | - | ns | 11 |
| PRE command period |  |  | tRP | $\begin{gathered} 13.92^{12} \\ (13.50)^{5,10} \end{gathered}$ | - | ns | 11 |
| ACT to PRE command period |  |  | tRAS | 34 | $9 \times$ tREFI | ns | 11 |
| ACT to ACT or REF command period |  |  | tRC | $\begin{gathered} 47.92 \\ (47.50)^{5,10} \end{gathered}$ | - | ns | 11 |
|  | Normal | Read DBI |  |  |  |  |  |
| CWL $=9$ | $C L=9$ | $C L=11$ | tCK(AVG) | 1.5 | 1.6 | ns | 1,2,3,4,10,13 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=10$ | $\mathrm{CL}=12$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4,10 |
| CWL $=9,11$ | $C L=10$ | $C L=12$ | tCK(AVG) | Reserved |  | ns | 4 |
|  | $C L=11$ | $C L=13$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,4,6 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $\mathrm{CL}=12$ | $C L=14$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,6 |
| $C W L=10,12$ | $C L=12$ | $C L=14$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4 |
|  | $C L=13$ | $C L=15$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3,4 |
|  | $C L=14$ | $C L=16$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3 |
| Supported CL Settings |  |  |  | 9,11,12,13,14 |  | nCK | 12,13 |
| Supported CL Settings with read DBI |  |  |  | 11,13,14,15,16 |  | nCK | 13 |
| Supported CWL Settings |  |  |  | 9,10,11,12 |  | nCK |  |

[ Table 33 ] DDR4-2133 Speed Bins and Operations

| Speed Bin |  |  |  | DDR4-2133 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL-nRCD-nRP |  |  |  | 15-15-15 |  |  |  |
| Parameter |  |  | Symbol | min | max |  |  |
| Internal read command to first data |  |  | tAA | $\begin{gathered} 14.06^{12} \\ (13.75)^{5,10} \\ \hline \end{gathered}$ | 18.00 | ns | 11 |
| Internal read command to first data with read DBI enabled |  |  | tAA_DBI | tAA $($ min $)+3 n C K$ | tAA $(\max )+3 n C K$ | ns | 11 |
| ACT to internal read or write delay time |  |  | tRCD | $\begin{gathered} 14.06 \\ (13.75)^{5,10} \end{gathered}$ | - | ns | 11 |
| PRE command period |  |  | tRP | $\begin{gathered} 14.06 \\ (13.75)^{5,10} \end{gathered}$ | - | ns | 11 |
| ACT to PRE command period |  |  | tRAS | 33 | $9 \times$ tREFI | ns | 11 |
| ACT to ACT or REF command period |  |  | tRC | $\begin{gathered} 47.06 \\ (46.75)^{5,10} \end{gathered}$ | - | ns | 11 |
|  | Normal | Read DBI |  |  |  |  |  |
| CWL $=9$ | $C L=9$ | $C L=11$ | tCK(AVG) | 1.5 | 1.6 | ns | $\begin{gathered} 1,2,3,4,10,1 \\ 2 \end{gathered}$ |
|  |  |  |  | $\left(\right.$ Optional ${ }^{5,10}$ |  |  |  |
|  | $C L=10$ | $C L=12$ | tCK(AVG) | Reserved |  | ns | 1,2,3,10 |
| CWL $=9,11$ | $C L=11$ | $C L=13$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,4,7 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=12$ | $C L=14$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,7 |
| $C W L=10,12$ | $C L=13$ | $C L=15$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3,4,7 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=14$ | $C L=16$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3,7 |
| CWL = 11,14 | $C L=14$ | $C L=17$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4 |
|  | $C L=15$ | $C L=18$ | tCK(AVG) | 0.937 | <1.071 | ns | 1,2,3,4 |
|  | CL = 16 | CL $=19$ | tCK(AVG) | 0.937 | <1.071 | ns | 1,2,3 |
| Supported CL Settings |  |  |  | 9,11.12,13,14,15,16 |  | nCK | 12,13 |
| Supported CL Settings with read DBI |  |  |  | 11,13,14,15,16,18,19 |  | nCK |  |
| Supported CWL Settings |  |  |  | 9,10,11,12,14 |  | nCK |  |

[ Table 34 ] DDR4-2400 Speed Bins and Operations

| Speed Bin |  |  |  | DDR4-2400 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL-nRCD-nRP |  |  |  | 17-17-17 |  |  |  |
| Parameter |  |  | Symbol | min | max |  |  |
| Internal read command to first data |  |  | tAA | $\begin{gathered} 14.16 \\ (13.75)^{5,10} \end{gathered}$ | 18.00 | ns | 11 |
| Internal read command to first data with read DBI enabled |  |  | tAA_DBI | $t \mathrm{AA}(\mathrm{min})+3 \mathrm{nCK}$ | $t \mathrm{AA}(\max )+3 n \mathrm{CK}$ | ns | 11 |
| ACT to internal read or write delay time |  |  | tRCD | $\begin{gathered} 14.16 \\ (13.75)^{5,10} \end{gathered}$ | - | ns | 11 |
| PRE command period |  |  | tRP | $\begin{gathered} 14.16 \\ (13.75)^{5,10} \end{gathered}$ | - | ns | 11 |
| ACT to PRE command period |  |  | tRAS | 32 | $9 \times$ tREFI | ns | 11 |
| ACT to ACT or REF command period |  |  | tRC | $\begin{gathered} 46.16 \\ (45.75)^{5,10} \end{gathered}$ | - | ns | 11 |
|  | Normal | Read DBI |  |  |  |  |  |
| CWL $=9$ | $C L=9$ | $C L=11$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4,10 |
|  | $C L=10$ | $C L=12$ | tCK(AVG) | 1.5 | 1.6 | ns | 1,2,3,4,10 |
| CWL $=9,11$ | CL = 10 | $C L=12$ | tCK(AVG) | Reserved |  | ns | 4 |
|  | $C L=11$ | $C L=13$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,4,8 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=12$ | $C L=14$ | tCK(AVG) | 1.25 | <1.5 | ns | 1,2,3,8 |
| CWL $=10,12$ | $\mathrm{CL}=12$ | $C L=14$ | tCK(AVG) | Reserved |  | ns | 4 |
|  | $C L=13$ | $C L=15$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3,4,8 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=14$ | $C L=16$ | tCK(AVG) | 1.071 | <1.25 | ns | 1,2,3,8 |
| CWL $=11,14$ | $C L=14$ | $C L=17$ | tCK(AVG) | Reserved |  | ns | 4 |
|  | $C L=15$ | $C L=18$ | tCK(AVG) | 0.938 | <1.071 | ns | 1,2,3,4,8 |
|  |  |  |  | (Optional) ${ }^{5,10}$ |  |  |  |
|  | $C L=16$ | $C L=19$ | tCK(AVG) | 0.938 | <1.071 | ns | 1,2,3,8 |
| CWL $=12,16$ | $C L=15$ | $C L=18$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4 |
|  | $C L=16$ | CL $=19$ | tCK(AVG) | Reserved |  | ns | 1,2,3,4 |
|  | $C L=17$ | $C L=20$ | tCK(AVG) | 0.833 | $<0.937$ |  |  |
|  | CL = 18 | CL $=21$ | tCK(AVG) | 0.833 | <0.937 | ns | 1,2,3 |
| Supported CL Settings |  |  |  | $10,11,12,13,14,15,16,17,18$ |  | nCK | 12 |
| Supported CL Settings with read DBI |  |  |  | 12,13,14,15,16,18,19,20,21 |  | nCK |  |
| Supported CWL Settings |  |  |  | 9,10,11,12,14,16 |  | nCK |  |

[ Table 35 ] DDR4-2666 Speed Bins and Operations


### 10.1 Speed Bin Table Note

Absolute Specification
$-\mathrm{VDDQ}=\mathrm{VDD}=1.20 \mathrm{~V}+/-0.06 \mathrm{~V}$
$-\mathrm{VPP}=2.5 \mathrm{~V}+0.25 /-0.125 \mathrm{~V}$

- The values defined with above-mentioned table are DLL ON case.
- DDR4-1600, 1866, 2133,2400 and 2666 Speed Bin Tables are valid only when Geardown Mode is disabled.

1. The CL setting and CWL setting result in tCK(avg).MIN and tCK(avg).MAX requirements. When making a selection of tCK(avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.
2. tCK (avg).MIN limits: Since CAS Latency is not purely analog - data and strobe output are synchronized by the DLL - all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK(avg) value (1.5, 1.25, 1.071, 0.938 or 0.833 ns ) when calculating CL [nCK] = tAA [ns] / tCK(avg) [ns], rounding up to the next 'Supported CL', where tAA $=12.5 \mathrm{~ns}$ and $\mathrm{tCK}(\mathrm{avg})=1.3 \mathrm{~ns}$ should only be used for $C L=10$ calculation.
3. tCK (avg).MAX limits: Calculate $\mathrm{tCK}(\mathrm{avg})=$ tAA.MAX / CL SELECTED and round the resulting tCK (avg) down to the next valid speed bin (i.e. 1.5 ns or 1.25 ns or 1.071 ns or 0.938 ns or 0.833 ns ). This result is tCK(avg).MAX corresponding to CL SELECTED.
4. 'Reserved' settings are not allowed. User must program a different value.
5. 'Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. Refer to supplier's data sheet and/or the DIMM SPD information if and how this setting is supported.
6. Any DDR4-1866 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/ Characterization.
7. Any DDR4-2133 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/ Characterization.
8. Any DDR4-2400 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/ Characterization.
9. Any DDR4-2666 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/ Characterization.
10 DDR4-1600 AC timing apply if DRAM operates at lower than $1600 \mathrm{MT} / \mathrm{s}$ data rate.
10. Parameters apply from tCK (avg)min to tCK (avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.
11. CL number in parentheses, it means that these numbers are optional.
12. DDR4 SDRAM supports CL=9 as long as a system meets tAA(min).
13. Each speed bin lists the timing requirements that need to be supported in order for a given DRAM to be JEDEC compliant. JEDEC compliance does not require support for all speed bins within a given speed. JEDEC compliance requires meeting the parameters for a least one of the listed speed bins.

## 11. IDD and IDDQ Specification Parameters and Test conditions

### 11.1 IDD, IPP and IDDQ Measurement Conditions

In this chapter, IDD, IPP and IDDQ measurement conditions such as test load and patterns are defined. Figure 21 shows the setup and test load for IDD, IPP and IDDQ measurements.

I IDD currents (such as IDD0, IDD0A, IDD1, IDD1A, IDD2N, IDD2NA, IDD2NL, IDD2NT, IDD2P, IDD2Q, IDD3N, IDD3NA, IDD3P, IDD4R, IDD4RA, IDD4W, IDD4WA, IDD5B, IDD5F2, IDD5F4, IDD6N, IDD6E, IDD6R, IDD6A, IDD7 and IDD8) are measured as time-averaged currents with all VDD balls of the DDR4 SDRAM under test tied together. Any IPP or IDDQ current is not included in IDD currents.
I IPP currents have the same definition as IDD except that the current on the VPP supply is measured.
I IDDQ currents (such as IDDQ2NT and IDDQ4R) are measured as time-averaged currents with all VDDQ balls of the DDR4 SDRAM under test tied together. Any IDD current is not included in IDDQ currents.
Attention: IDDQ values cannot be directly used to calculate IO power of the DDR4 SDRAM. They can be used to support correlation of simulated IO power to actual IO power as outlined in Figure 22. In DRAM module application, IDDQ cannot be measured separately since VDD and VDDQ are using one merged-power layer in Module PCB.

For IDD, IPP and IDDQ measurements, the following definitions apply:
I " 0 " and "LOW" is defined as VIN <= VILAC(max).
I " 1 " and "HIGH" is defined as VIN >= VIHAC(min).
I "MID-LEVEL" is defined as inputs are VREF = VDD / 2.
I Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns are provided in Table 36.
I Basic IDD, IPP and IDDQ Measurement Conditions are described in Table 37.
I Detailed IDD, IPP and IDDQ Measurement-Loop Patterns are described in Table 38 through Table 46.
I IDD Measurements are done after properly initializing the DDR4 SDRAM. This includes but is not limited to setting RON = RZQ/7 (34 Ohm in MR1);
RTT_NOM = RZQ/6 (40 Ohm in MR1); RTT_WR = RZQ/2 (120 Ohm in MR2); RTT_PARK = Disable; Qoff $=0_{B}$ (Output Buffer enabled) in MR1; TDQS_t disabled in MR1; CRC disabled in MR2; CA parity feature disabled in MR5; Gear down mode disabled in MR3 Read/Write DBI disabled in MR5; DM disabled in MR5
I Attention: The IDD, IPP and IDDQ Measurement-Loop Patterns need to be executed at least one time before actual IDD or IDDQ measurement is started.
I Define D = \{CS_n, ACT_n, RAS_n, CAS_n, WE_n $\}:=\{H I G H, L O W, ~ L O W, ~ L O W, ~ L O W\} ~ ; ~ a p p l y ~ B G / B A ~ c h a n g e s ~ w h e n ~ d i r e c t e d . ~$
I Define D\# = \{CS_n, ACT_n, RAS_n, CAS_n, WE_n $\}:=\{H I G H, H I G H, H I G H, H I G H, H I G H\}$ apply invert of BG/BA changes when directed above.


NOTE:

1. DIMM level Output test load condition may be different from above

Figure 21. Measurement Setup and Test Load for IDD, IPP and IDDQ Measurements


Figure 22. Correlation from simulated Channel IO Power to actual Channel IO Power supported by IDDQ Measurement.
[ Table 36 ] Timings used for IDD, IPP and IDDQ Measurement-Loop Patterns

| Symbol |  | DDR4-1600 | DDR4-1866 | DDR4-2133 | DDR4-2400 | DDR4-2666 | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 11-11-11 | 13-13-13 | 15-15-15 | 17-17-17 | 19-19-19 |  |
| tCK |  | 1.25 | 1.071 | 0.938 | 0.833 | TBD | ns |
| CL |  | 11 | 13 | 15 | 17 | TBD | nCK |
| CWL |  | 11 | 12 | 14 | 16 | TBD | nCK |
| nRCD |  | 11 | 13 | 15 | 17 | TBD | nCK |
| nRC |  | 39 | 45 | 51 | 56 | TBD | nCK |
| nRAS |  | 28 | 32 | 36 | 39 | TBD | nCK |
| nRP |  | 11 | 13 | 15 | 17 | TBD | nCK |
| nFAW | x4 | 16 | 16 | 16 | 16 | TBD | nCK |
|  | x8 | 20 | 22 | 23 | 26 | TBD | nCK |
|  | x16 | 28 | 28 | 32 | 36 | TBD | nCK |
| nRRDS | x4 | 4 | 4 | 4 | 4 | TBD | nCK |
|  | x8 | 4 | 4 | 4 | 4 | TBD | nCK |
|  | $\times 16$ | 5 | 5 | 6 | 7 | TBD | nCK |
| nRRDL | $\times 4$ | 5 | 5 | 6 | 6 | TBD | nCK |
|  | x8 | 5 | 5 | 6 | 6 | TBD | nCK |
|  | x16 | 6 | 6 | 7 | 8 | TBD | nCK |
| tCCD_S |  | 4 | 4 | 4 | 4 | TBD | nCK |
| tCCD_L |  | 5 | 5 | 6 | 6 | TBD | nCK |
| tWTR_S |  | 2 | 3 | 3 | 3 | TBD | nCK |
| tWTR_L |  | 6 | 7 | 8 | 9 | TBD | nCK |
| nRFC 2Gb |  | 128 | 150 | 171 | 193 | TBD | nCK |
| nRFC 4Gb |  | 208 | 243 | 278 | 313 | TBD | nCK |
| nRFC 8Gb |  | 280 | 327 | 374 | 421 | TBD | nCK |
| TBD |  |  |  |  |  |  | nCK |

[ Table 37 ] Basic IDD, IPP and IDDQ Measurement Conditions

| Symbol | Description |
| :---: | :---: |
| IDD0 | Operating One Bank Active-Precharge Current (AL=0) <br> CKE: High; External clock: On; tCK, nRC, nRAS, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: High between ACT and PRE; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 38 on page 43; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: Cycling with one bank active at a time: $0,0,1,1,2,2, \ldots$ (see Table 38 on page 43); Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0; Pattern Details: see Table 38 on page 43 |
| IDD0A | Operating One Bank Active-Precharge Current (AL=CL-1) AL = CL-1, Other conditions: see IDD0 |
| IPP0 | Operating One Bank Active-Precharge IPP Current Same condition with IDD0 |
| IDD1 | Operating One Bank Active-Read-Precharge Current (AL=0) <br> CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 36 on page 39; BL: $\mathbf{8}^{1}$; AL: 0; CS_n: High between ACT, RD and PRE; Command, Address, Bank Group Address, Bank Address Inputs, Data IO: partially toggling according to Table 39 on page 44; DM_n: stable at 1; Bank Activity: Cycling with one bank active at a time: $0,0,1,1,2,2, \ldots$ (see Table 39 on page 44); Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0; Pattern Details: see Table 39 on page 44 |
| IDD1A | Operating One Bank Active-Read-Precharge Current (AL=CL-1) AL = CL-1, Other conditions: see IDD1 |
| IPP1 | Operating One Bank Active-Read-Precharge IPP Current Same condition with IDD1 |
| IDD2N | Precharge Standby Current (AL=0) <br> CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $\mathbf{8}^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 40 on page 45; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0; Pattern Details: see Table 40 on page 45 |
| IDD2NA | Precharge Standby Current (AL=CL-1) AL = CL-1, Other conditions: see IDD2N |
| IPP2N | Precharge Standby IPP Current Same condition with IDD2N |
| IDD2NT | Precharge Standby ODT Current <br> CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 41 on page 46; Data IO: VSSQ; DM_n: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: toggling according to Table 41 on page 46; Pattern Details: see Table 41 on page 46 |
| IDDQ2NT <br> (Optional) | Precharge Standby ODT IDDQ Current <br> Same definition like for IDD2NT, however measuring IDDQ current instead of IDD current |
| IDD2NL | Precharge Standby Current with CAL enabled Same definition like for IDD2N, CAL enabled ${ }^{3,5}$ |
| IDD2NG | Precharge Standby Current with Gear Down mode enabled Same definition like for IDD2N, Gear Down mode enabled ${ }^{3,5}$ |
| IDD2ND | Precharge Standby Current with DLL disabled Same definition like for IDD2N, DLL disabled ${ }^{3}$ |
| IDD2N_par | Precharge Standby Current with CA parity enabled Same definition like for IDD2N, CA parity enabled ${ }^{3}$ |
| IDD2P | Precharge Power-Down Current CKE: Low; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0 |
| IPP2P | Precharge Power-Down IPP Current Same condition with IDD2P |
| IDD2Q | Precharge Quiet Standby Current <br> CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1;Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0 |
| IDD3N | Active Standby Current CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 40 on page 45; Data IO: VDDQ; DM_n: stable at 1;Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers²; ODT Signal: stable at 0; Pattern Details: see Table 40 on page 45 |


| Symbol | Description |
| :---: | :---: |
| IDD3NA | Active Standby Current (AL=CL-1) <br> AL = CL-1, Other conditions: see IDD3N |
| IPP3N | Active Standby IPP Current Same condition with IDD3N |
| IDD3P | Active Power-Down Current <br> CKE: Low; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at 0; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0 |
| IPP3P | Active Power-Down IPP Current Same condition with IDD3P |
| IDD4R | Operating Burst Read Current <br> CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{2}$; AL: 0; CS_n: High between RD; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 42 on page 47; Data IO: seamless read data burst with different data between one burst and the next one according to Table 42 on page 47; DM_n: stable at 1; Bank Activity: all banks open, RD commands cycling through banks: $0,0,1,1,2,2, \ldots$ (see Table 42 on page 47); Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0; Pattern Details: see Table 42 on page 47 |
| IDD4RA | Operating Burst Read Current (AL=CL-1) AL = CL-1, Other conditions: see IDD4R |
| IDD4RB | Operating Burst Read Current with Read DBI Read DBI enabled ${ }^{3}$, Other conditions: see IDD4R |
| IPP4R | Operating Burst Read IPP Current Same condition with IDD4R |
| IDDQ4R <br> (Optional) | Operating Burst Read IDDQ Current <br> Same definition like for IDD4R, however measuring IDDQ current instead of IDD current |
| IDDQ4RB <br> (Optional) | Operating Burst Read IDDQ Current with Read DBI <br> Same definition like for IDD4RB, however measuring IDDQ current instead of IDD current |
| IDD4W | Operating Burst Write Current <br> CKE: High; External clock: On; tCK, CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: High between WR; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 43 on page 48; Data IO: seamless write data burst with different data between one burst and the next one according to Table 43 on page 48; DM_n: stable at 1; Bank Activity: all banks open, WR commands cycling through banks: $0,0,1,1,2,2, \ldots$ (see Table 43 on page 48); Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at HIGH; Pattern Details: see Table 43 on page 48 |
| IDD4WA | Operating Burst Write Current (AL=CL-1) AL = CL-1, Other conditions: see IDD4W |
| IDD4WB | Operating Burst Write Current with Write DBI Write DBI enabled ${ }^{3}$, Other conditions: see IDD4W |
| IDD4WC | Operating Burst Write Current with Write CRC Write CRC enabled ${ }^{3}$, Other conditions: see IDD4W |
| IDD4W_par | Operating Burst Write Current with CA Parity CA Parity enabled ${ }^{3}$, Other conditions: see IDD4W |
| IPP4W | Operating Burst Write IPP Current Same condition with IDD4W |
| IDD5B | Burst Refresh Current (1X REF) <br> CKE: High; External clock: On; tCK, CL, nRFC: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n: High between REF; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 45 on page 50; Data IO: VDDQ; DM_n: stable at 1; Bank Activity: REF command every nRFC (see Table 45 on page 50); Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0; Pattern Details: see Table 45 on page 50 |
| IPP5B | Burst Refresh Write IPP Current (1X REF) Same condition with IDD5B |
| IDD5F2 | Burst Refresh Current (2X REF) tRFC=tRFC_x2, Other conditions: see IDD5B |
| IPP5F2 | Burst Refresh Write IPP Current (2X REF) Same condition with IDD5F2 |
| IDD5F4 | Burst Refresh Current (4X REF) tRFC=tRFC_x4, Other conditions: see IDD5B |
| IPP5F4 | Burst Refresh Write IPP Current (4X REF) Same condition with IDD5F4 |


| Symbol | Description |
| :---: | :---: |
| IDD6N | Self Refresh Current: Normal Temperature Range <br> $T_{\text {CASE }}$ : $0-85^{\circ} \mathrm{C}$; Low Power Array Self Refresh (LP ASR) : Normal ${ }^{4}$; CKE: Low; External clock: Off; CK_t and CK_c\#: LOW; CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n\#, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n: stable at 1; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: MID-LEVEL |
| IPP6N | Self Refresh IPP Current: Normal Temperature Range Same condition with IDD6N |
| IDD6E | Self-Refresh Current: Extended Temperature Range) <br> $T_{\text {CASE }}$ : 0-95${ }^{\circ}$; Low Power Array Self Refresh (LP ASR) : Extended ${ }^{4}$; CKE: Low; External clock: Off; CK_t and CK_c: LOW; CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: MIDLEVEL |
| IPP6E | Self Refresh IPP Current: Extended Temperature Range Same condition with IDD6E |
| IDD6R | Self-Refresh Current: Reduced Temperature Range <br> $T_{\text {CASE }}$ : $0-45^{\circ} \mathrm{C}$; Low Power Array Self Refresh (LP ASR) : Reduced ${ }^{4}$; CKE: Low; External clock: Off; CK_t and CK_c\#: LOW; CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n\#, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n:stable at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: MIDLEVEL |
| IPP6R | Self Refresh IPP Current: Reduced Temperature Range Same condition with IDD6R |
| IDD6A | Auto Self-Refresh Current <br> $T_{\text {CASE }}$ : 0-95 C; Low Power Array Self Refresh (LP ASR) : Auto ${ }^{4}$;CKE: Low; External clock: Off; CK_t and CK_c\#: LOW; CL: see Table 36 on page 39; BL: $8^{1}$; AL: 0; CS_n\#, Command, Address, Bank Group Address, Bank Address, Data IO: High; DM_n:stable at 1; Bank Activity: Auto Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: MID-LEVEL |
| IPP6A | Auto Self-Refresh IPP Current Same condition with IDD6A |
| IDD7 | Operating Bank Interleave Read Current <br> CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see Table 36 on page 39; BL: 8¹; AL: CL-1; CS_n: High between ACT and RDA; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling according to Table 46 on page 51; Data IO: read data bursts with different data between one burst and the next one according to Table 46 on page 51; DM_n: stable at 1; Bank Activity: two times interleaved cycling through banks $(0,1, \ldots 7)$ with different addressing, see Table 46 on page 51 ; Output Buffer and RTT: Enabled in Mode Registers ${ }^{2}$; ODT Signal: stable at 0; Pattern Details: see Table 46 on page 51 |
| IPP7 | Operating Bank Interleave Read IPP Current Same condition with IDD7 |
| IDD8 | Maximum Power Down Current TBD |
| IPP8 | Maximum Power Down IPP Current Same condition with IDD8 |

## NOTE :

1. Burst Length: BL8 fixed by MRS: set MR0 $[A 1: 0=00]$.
2. Output Buffer Enable

- set MR1 [A12 = 0] : Qoff = Output buffer enabled
- set MR1 [A2:1 = 00] : Output Driver Impedance Control = RZQ/7

RTT_Nom enable

- set MR1 [A10:8 = 011] : RTT_NOM = RZQ/6

RTT_WR enable

- set MR2 [A10:9 = 01] : RTT_WR = RZQ/2

RTT PARK disable

- set MR5 [A8:6 = 000]

3. CAL enabled : set MR4 [A8:6 $=001]: 1600 \mathrm{MT} / \mathrm{s}$

010] : 1866MT/s, 2133MT/s
011] : 2400MT/s
Gear Down mode enabled :set MR3 [A3 = 1] : 1/4 Rate
DLL disabled : set MR1 [A0 = 0]
CA parity enabled :set MR5 [A2:0 $=001]$ : $1600 \mathrm{MT} / \mathrm{s}, 1866 \mathrm{MT} / \mathrm{s}, 2133 \mathrm{MT} / \mathrm{s}$
010] : 2400MT/s
Read DBI enabled : set MR5 [A12 = 1]
Write DBI enabled : set :MR5 [A11 = 1]
4. Low Power Array Self Refresh (LP ASR) : set MR2 [A7:6 = 00] : Normal

01] : Reduced Temperature range
10] : Extended Temperature range
11] : Auto Self Refresh
5. IDD2NG should be measured after sync pulse(NOP) input.
[ Table 38 ] IDDO, IDDOA and IPPO Measurement-Loop Pattern ${ }^{1}$

| $\begin{array}{\|l} \hline u_{1} \\ y_{0} \\ \vdots \\ y_{1} \end{array}$ |  |  |  |  | $\begin{aligned} & \varepsilon_{1} \\ & 0 \end{aligned}$ | $\begin{aligned} & \varepsilon_{1} \\ & \mathbf{E}_{8} \end{aligned}$ |  |  | $\begin{aligned} & \underset{~}{~} \\ & \vdots \\ & \vdots \\ & \mathbf{~ w} \end{aligned}$ | $\stackrel{\circ}{\circ}$ | $\begin{aligned} & \stackrel{\circ}{\dot{\mathrm{O}}} \\ & \stackrel{y}{0} \end{aligned}$ |  |  | $\begin{aligned} & E_{1}^{\prime} \\ & \mathbf{O}^{0} \\ & \frac{N}{\mathrm{~N}} \end{aligned}$ | $\underset{\underset{\sim}{\underset{\sim}{c}}}{\underset{\sim}{c}}$ | $\frac{\stackrel{0}{6}}{\frac{0}{2}}$ | $\begin{aligned} & \Gamma \\ & \stackrel{\rightharpoonup}{\dot{O}} \end{aligned}$ | $\underset{\substack{e \\ \stackrel{\omega}{e} \\ \hline}}{ }$ |  | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 으 } \\ & \text { 言 } \\ & \hline \text { O } \end{aligned}$ |  | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1,2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3,4 | D_\#, D_\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | $\ldots$ | repeat pattern $1 \ldots 4$ until nRAS -1 , truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | ... | repeat pattern 1...4 until nRC - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 1*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 2*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 3*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 4*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 5*nRC | repeat Sub-Loop 0, use $B G[1: 0]^{2}=1, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 6*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | $7 * n R C$ | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 8*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and x8 only |
|  |  | 9 | 9*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 10*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | $11^{*} \mathrm{nRC}$ | repeat Sub-Loop 0, use $B G[1: 0]^{2}=3, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | $12^{*} \mathrm{nRC}$ | repeat Sub-Loop 0, use $B G[1: 0]^{2}=2, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | $13^{*} \mathrm{nRC}$ | repeat Sub-Loop 0 , use $B G[1: 0]^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 14*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 15*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{\mathbf{2}}=\mathbf{3}, \mathrm{BA}[1: 0]=\mathbf{0}$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS t , DQS c are VDDQ.
2. BG 1 is don't care for x 16 device
3. $\mathrm{C}[2: 0]$ are used only for 3DS device
4. $\operatorname{DQ}$ signals are VDDQ.
[ Table 39 ] IDD1, IDD1A and IPP1 Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u \\ & u_{1} \\ & u \\ & \underset{u}{\prime} \\ & x_{1} \end{aligned}$ | 区 | $\begin{aligned} & \text { 응 } \\ & 01 \\ & \dot{1} \\ & \dot{\omega} \end{aligned}$ |  |  | $\begin{aligned} & 5 \\ & \mathfrak{g} \end{aligned}$ | $\begin{aligned} & \mathrm{E}_{1} \\ & \stackrel{\mathrm{U}}{4} \end{aligned}$ |  | $\begin{aligned} & \frac{n}{4} \\ & \Sigma_{1} \\ & \text { N } \end{aligned}$ |  | $\stackrel{\leftarrow}{\circ}$ | $\begin{aligned} & \text { O} \\ & \stackrel{\text { N}}{\mathrm{i}} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & c_{1} \\ & \text { U } \\ & \frac{\infty}{N} \end{aligned}$ | $\underset{\underset{\sim}{\stackrel{~}{c}}}{\stackrel{\rightharpoonup}{c}}$ | $\frac{\text { n }}{\frac{6}{2}}$ | $$ |  | ¢ | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { D } \\ & \text { C } \\ & \hline 0 \\ & \hline \mathbf{O} \end{aligned}$ |  | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1,2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3, 4 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{\text {b }}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | $\ldots$ | repeat pattern 1... 4 until nRCD - AL - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRCD -AL | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { D0 }=00, \text { D1 }=F F \\ & \text { D2=FF, D3 }=00 \\ & \text { D4 }=F F, D 5=00 \\ & \text { D6 }=00, \text { D7 }=F F \end{aligned}$ |
|  |  |  | $\ldots$ | repeat pattern 1... 4 until nRAS - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | $\ldots$ | repeat pattern 1... 4 until $\mathrm{nRC}-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 1*nRC + 0 | ACT | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1*nRC + 1, 2 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1*nRC + 3, 4 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{\text {b }}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | $\ldots$ | repeat pattern $\mathrm{nRC}+1 \ldots 4$ until $1^{*} \mathrm{nRC}+\mathrm{nRAS}-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 1 | 1*nRC + nRCD - AL | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { D0 }=F F, D 1=00 \\ & \text { D2 }=00, \text { D3 }=F F \\ & \text { D4 }=00, \text { D5 }=F F \\ & \text { D6 }=F F, D 7=00 \end{aligned}$ |
|  |  |  | $\ldots$ | repeat pattern 1... 4 until nRAS - 1, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 1*nRC + nRAS | PRE | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | ... | repeat $n R C+1 \ldots 4$ until $2^{*} n R C-1$, truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 2*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{\mathbf{2}}=\mathbf{0}$, BA[1:0] $=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 3*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 4*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 5*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 6*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 7*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 9 | 9*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{\mathbf{2}}=2, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For $x 4$ and $x 8$ only |
|  |  | 10 | 10*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 11*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{\mathbf{2}}=\mathbf{2}, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 12*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 13*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 14*nRC | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 15*nRC | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 16 | 16*nRC | repeat Sub-Loop 0, use $\mathrm{BG}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are used according to RD Commands, otherwise VDDQ
2. BG1 is don't care for $x 16$ device
3. C[2:0] are used only for 3DS device
4. Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.
[ Table 40 ] IDD2N, IDD2NA, IDD2NL, IDD2NG, IDD2ND, IDD2N_par, IPP2,IDD3N, IDD3NA and IDD3P Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u_{1} \\ & y_{1} \\ & U \\ & \underset{\sim}{u} \end{aligned}$ |  | $\begin{aligned} & \text { 응 } \\ & 0,1 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \varepsilon_{1} \\ \boldsymbol{j} \end{gathered}$ | $\begin{gathered} \varepsilon_{1} \\ \stackrel{\square}{4} \end{gathered}$ |  | $\begin{aligned} & \frac{5}{6} \\ & \frac{1}{5} \\ & 0 \\ & 6 \end{aligned}$ |  | $\stackrel{\llcorner }{\circ}$ |  |  |  | $\begin{aligned} & \Sigma_{1} \\ & \text { U } \\ & \frac{M}{⿺} \end{aligned}$ | $\underset{\stackrel{F}{\overleftarrow{~}}}{\stackrel{\rightharpoonup}{4}}$ | $\frac{\stackrel{a}{6}}{\frac{6}{6}}$ |  | $\begin{aligned} & \underset{6}{6} \\ & \stackrel{6}{4} \end{aligned}$ | ¢ | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 오 <br> =ㅡㅡㅇ <br> O |  | 0 | 0 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  |  |  | 1 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  |  |  | 2 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | 0 |
|  |  |  | 3 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | 0 |
|  |  | 1 | 4-7 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 8-11 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12-15 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16-19 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20-23 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24-27 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=\mathbf{0}, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28-31 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 32-35 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 9 | 36-39 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 40-43 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 44-47 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 48-51 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 52-55 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 56-59 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 60-63 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are VDDQ.
2. BG 1 is don't care for x 16 device
3. $\mathrm{C}[2: 0]$ are used only for 3DS device
4. $D Q$ signals are VDDQ.
[ Table 41 ] IDD2NT and IDDQ2NT Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u_{1} \\ & \mathfrak{u}_{1} \\ & \underset{u}{\prime} \end{aligned}$ | بِ | $\begin{aligned} & \text { 응 } \\ & 0 \\ & \frac{1}{3} \\ & \dot{\omega} \end{aligned}$ |  |  | $\begin{gathered} \boldsymbol{E}_{1} \\ \boldsymbol{j} \end{gathered}$ | $\begin{gathered} \varepsilon_{1} \\ \stackrel{\rightharpoonup}{4} \end{gathered}$ |  |  |  | $\stackrel{\llcorner }{\circ}$ | $$ |  | $\underset{\infty}{\stackrel{\rightharpoonup}{6}}$ |  | $\frac{\underset{~}{~}}{\stackrel{\rightharpoonup}{4}}$ | $\frac{\stackrel{2}{4}}{\stackrel{\rightharpoonup}{6}}$ | $\stackrel{\underset{0}{0}}{\stackrel{0}{4}}$ | $\begin{aligned} & \underset{e}{e} \\ & \stackrel{\ominus}{4} \end{aligned}$ | - | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 이 } \\ & \dot{\overline{=}} \\ & \text { O} \end{aligned}$ |  | 0 | 0 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1 | D, D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 2 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | 3 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 1 | 4-7 | repeat Sub-Loop 0, but ODT = 1 and $\mathrm{BG}[1: 0]^{2}=1, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 8-11 | repeat Sub-Loop 0, but ODT $=0$ and $\mathrm{BG}[1: 0]^{2}=\mathbf{0}, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12-15 | repeat Sub-Loop 0, but ODT $=1$ and $\operatorname{BG}[1: 0]^{2}=1, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16-19 | repeat Sub-Loop 0, but ODT $=0$ and $\operatorname{BG}[1: 0]^{2}=0, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20-23 | repeat Sub-Loop 0, but ODT $=1$ and $\operatorname{BG}[1: 0]^{2}=\mathbf{1}, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24-27 | repeat Sub-Loop 0, but ODT $=0$ and $\mathrm{BG}[1: 0]^{2}=0, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28-31 | repeat Sub-Loop 0, but ODT $=1$ and $B \mathbf{C}[1: 0]^{2}=1, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 32-35 | repeat Sub-Loop 0, but ODT $=0$ and $\left.\mathrm{BG}[1: 0]^{2}=2, \mathrm{BA} 1: 0\right]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and $x 8$ only |
|  |  | 9 | 36-39 | repeat Sub-Loop 0, but ODT = 1 and $\mathrm{BG}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 40-43 | repeat Sub-Loop 0, but ODT $=0$ and $\mathrm{BG}[1: 0]^{2}=\mathbf{2}, \mathrm{BA}[1: 0]=\mathbf{2}$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 44-47 | repeat Sub-Loop 0, but ODT $=1$ and $\mathbf{B G}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 48-51 | repeat Sub-Loop 0 , but ODT $=0$ and $B G[1: 0]^{2}=2, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 52-55 | repeat Sub-Loop 0, but ODT $=1$ and $B G[1: 0]^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 56-59 | repeat Sub-Loop 0 , but ODT $=0$ and $B G[1: 0]^{2}=2, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 60-63 | repeat Sub-Loop 0, but ODT $=1$ and $\operatorname{BG}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are VDDQ.
2. BG1 is don't care for $x 16$ device
3. $\mathrm{C}[2: 0]$ are used only for 3DS device
4. DQ signals are VDDQ.
[ Table 42 ] IDD4R, IDDR4RA, IDD4RB and IDDQ4R Measurement-Loop Pattern ${ }^{1}$

| $u$ $u$ $u$ $u$ $u$ $u$ $u$ | ِّ | $\begin{aligned} & \circ \\ & \circ \\ & \dot{O} \\ & \dot{1} \\ & \stackrel{\rightharpoonup}{\omega} \end{aligned}$ |  |  | $\begin{aligned} & \varepsilon_{1} \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{E}_{1} \\ & \stackrel{\mathrm{O}}{ } \end{aligned}$ |  |  |  | ㄴ | $\begin{aligned} & \stackrel{\sim}{\dot{\mathrm{i}}} \\ & \hline 0 \end{aligned}$ |  |  | $\begin{aligned} & \Sigma_{1} \\ & \text { י } \\ & \text { N } \\ & \text { M } \end{aligned}$ | $\stackrel{\underset{\sim}{c}}{\stackrel{F}{4}}$ | $\begin{aligned} & \frac{0}{4} \\ & \frac{6}{6} \\ & \frac{1}{4} \end{aligned}$ |  | $\stackrel{\Gamma}{\stackrel{\ominus}{4}}$ | ס্ن | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 을 } \\ & \text { 言 } \\ & \text { O} \end{aligned}$ |  | 0 | 0 | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { D0=00, D1=FF } \\ & \text { D2=FF, D3=00 } \\ & \text { D4=FF, D5 }=00 \\ & \text { D6 }=00, \text { D7 }=F F \end{aligned}$ |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 2,3 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 1 | 4 | RD | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 7 | F | 0 | $\begin{aligned} & \mathrm{D} 0=\mathrm{FF}, \mathrm{D} 1=00 \\ & \mathrm{D} 2=00, \mathrm{D} 3=\mathrm{FF} \\ & \mathrm{D} 4=00, \mathrm{D} 5=\mathrm{FF} \\ & \mathrm{D} 6=\mathrm{FF}, \mathrm{D} 7=00 \end{aligned}$ |
|  |  |  | 5 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 6,7 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 2 | 8-11 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=\mathbf{0}, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12-15 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16-19 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20-23 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=\mathbf{1 , B A [ 1 : 0 ] = 2}$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24-27 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28-31 | repeat Sub-Loop 1, use $B G[1: 0]^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 32-35 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and x 8 only |
|  |  | 9 | 36-39 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 40-43 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 44-47 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 48-51 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 52-55 | repeat Sub-Loop 1, use $B G[1: 0]^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 56-59 | repeat Sub-Loop 0 , use $B G[1: 0]^{2}=2, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 60-63 | repeat Sub-Loop 1, use $\mathbf{B G [ 1 : 0 ]}{ }^{2}=3, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are used according to RD Commands, otherwise VDDQ.
2. BG1 is don't care for $x 16$ device
3. C[2:0] are used only for 3DS device
4. Burst Sequence driven on each DQ signal by Read Command.
[ Table 43 ] IDD4W, IDD4WA, IDD4WB and IDD4W_par Measurement-Loop Pattern ${ }^{1}$

|  |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |  | $\begin{gathered} \mathbf{E}_{1} \\ \boldsymbol{j} \end{gathered}$ | $\begin{gathered} \Sigma_{1} \\ \stackrel{\ominus}{4} \end{gathered}$ | $$ |  |  | $\stackrel{\llcorner }{\circ}$ | $\begin{aligned} & \text { O} \\ & \stackrel{\text { N}}{\mathrm{N}} \end{aligned}$ |  |  | $\begin{gathered} \Sigma_{1} \\ \mathbf{U}^{\infty} \\ \stackrel{N}{\mathrm{~N}} \end{gathered}$ | $\underset{\underset{\sim}{c}}{\stackrel{\Gamma}{4}}$ | $\frac{\stackrel{2}{6}}{\frac{6}{6}}$ | $\begin{aligned} & \text { T } \\ & \stackrel{0}{6} \end{aligned}$ |  | $\begin{aligned} & \underset{\sim}{\dot{N}} \\ & \stackrel{y}{4} \end{aligned}$ | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 오 } \\ & \text { ⿹ㅡㅇ } \\ & \text { O } \end{aligned}$ |  | 0 | 0 | WR | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{aligned} & \text { D0 }=00, \text { D1 }=\mathrm{FF} \\ & \text { D2=FF, D3 }=00 \\ & \text { D4 }=F F, D 5=00 \\ & \text { D6 }=00, \text { D7 }=F F \end{aligned}$ |
|  |  |  | 1 | D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 2,3 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 1 | 4 | WR | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 7 | F | 0 | $\begin{aligned} & \text { D0 }=F F, D 1=00 \\ & \text { D2 }=00, \text { D3 }=F F \\ & \text { D4 }=00, \text { D5 }=F F \\ & \text { D6 }=F F, D 7=00 \end{aligned}$ |
|  |  |  | 5 | D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 6,7 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 2 | 8-11 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 12-15 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 16-19 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 20-23 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 24-27 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 28-31 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 32-35 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and x 8 only |
|  |  | 9 | 36-39 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 40-43 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 44-47 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 48-51 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 52-55 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 56-59 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 60-63 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are used according to WR Commands, otherwise VDDQ.
2. BG1 is don't care for $x 16$ device
3. C[2:0] are used only for 3DS device
4. Burst Sequence driven on each DQ signal by Write Command.
[ Table 44 ] IDD4WC Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u_{1} \\ & x_{u} \\ & \underset{u}{\prime} \\ & \end{aligned}$ |  | $\begin{aligned} & \text { 응 } \\ & 0 \\ & \frac{1}{3} \\ & \dot{\circ} \end{aligned}$ |  |  | $\begin{gathered} \boldsymbol{\varepsilon}_{1} \\ \boldsymbol{0} \end{gathered}$ | $\begin{gathered} \Sigma_{1} \\ \stackrel{\ddots}{4} \end{gathered}$ |  |  |  | $\stackrel{\leftarrow}{\circ}$ | $$ | $\begin{aligned} & \stackrel{N}{̣} \\ & \stackrel{\rightharpoonup}{\dot{O}} \\ & \hline 0 \end{aligned}$ | $\stackrel{\underset{\square}{̣}}{\stackrel{\square}{6}}$ | $\begin{aligned} & \varepsilon_{1}^{\prime} \\ & \text { © } \\ & \frac{\mathrm{N}}{\mathrm{~N}} \end{aligned}$ | $\underset{\underset{\sim}{c}}{\stackrel{\rightharpoonup}{c}}$ | $\frac{\stackrel{2}{6}}{\frac{\boxed{2}}{2}}$ | $\begin{gathered} \stackrel{\rightharpoonup}{0} \\ \stackrel{\rightharpoonup}{4} \end{gathered}$ |  | $\begin{aligned} & \underset{\sim}{\mathrm{N}} \\ & \stackrel{\text { N }}{4} \end{aligned}$ | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { O } \\ & \stackrel{C}{O} \\ & \text { O} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { 둧 } \\ & \text { N } \\ & .0 \\ & \stackrel{0}{0} \end{aligned}$ | 0 | 0 | WR | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} \text { D0=00, D1=FF } \\ \text { D2=FF, D3=00 } \\ \text { D4=FF, D5 }=00 \\ \text { D6=00, D7 }=F F \\ \text { D8=CRC } \end{gathered}$ |
|  |  |  | 1,2 | D, D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3,4 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | 5 | WR | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 7 | F | 0 | $\begin{gathered} \text { D0=FF, D1=00 } \\ \text { D2=00, D3=FF } \\ \text { D4=00, D5=FF } \\ \text { D6=FF, D7 }=00 \\ \text { D8=CRC } \end{gathered}$ |
|  |  |  | 6,7 | D, D | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 8,9 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 1 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  | 2 | 10-14 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 15-19 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 20-24 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | 25-29 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | 30-34 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | 35-39 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | 40-44 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For $x 4$ and $x 8$ only |
|  |  | 9 | 45-49 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 50-54 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=\mathbf{2 , B A}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 11 | 55-59 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 60-64 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, B A[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 65-69 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 70-74 | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 75-79 | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are VDDQ.
2. BG 1 is don't care for x 16 device.
3. $\mathrm{C}[2: 0]$ are used only for 3DS device.
4. Burst Sequence driven on each DQ signal by Write Command.
[ Table 45 ] IDD5B Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u_{1} \\ & \mathfrak{u}_{1} \\ & \underset{y}{\prime} \end{aligned}$ | யِ | $\begin{aligned} & \text { 응 } \\ & 0 \\ & \stackrel{1}{3} \\ & \stackrel{0}{6} \end{aligned}$ |  |  | $\begin{aligned} & \boldsymbol{E}_{1} \\ & \boldsymbol{j} \end{aligned}$ | $\begin{aligned} & E_{1} \\ & \stackrel{\rightharpoonup}{4} \end{aligned}$ | $\begin{gathered} \Sigma_{1} \\ \boldsymbol{\sigma} \\ \underset{\boxed{n}}{ } \end{gathered}$ |  | $\begin{gathered} \frac{\pi}{s} \\ \vdots \\ \frac{W}{3} \end{gathered}$ | $\stackrel{\leftarrow}{\circ}$ | $\begin{aligned} & \text { O-O } \\ & \stackrel{\text { Nu}}{0} \end{aligned}$ |  |  | $\begin{aligned} & c_{1} \\ & \mathbf{U}^{\infty} \\ & \stackrel{N}{4} \end{aligned}$ | $\stackrel{\underset{\sim}{c}}{\stackrel{\rightharpoonup}{4}}$ | $\frac{\stackrel{2}{6}}{\frac{0}{2}}$ | $\underset{\underset{\sim}{6}}{\substack{8}}$ | $$ |  | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 을 } \\ & \bar{O} \\ & \text { O} \end{aligned}$ |  | 0 | 0 | REF | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  | 1 | 1 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 2 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | 4 | D\#, D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | 4-7 | repeat p | 1. | us | BG | 0] ${ }^{2}$ | 1, | A | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 8-11 | repeat p | n 1. | us | BG | :0] ${ }^{2}$ | 0 , | A[ | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 12-15 | repeat p | n $1 .$. | us | BG | 1:0] ${ }^{2}$ | 1, | BA[ | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 16-19 | repeat p | n 1. | 4, us | BG | 1:0] ${ }^{2}$ | $=0$, | B [ | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 20-23 | repeat p | n $1 .$. | us | BG | :0] ${ }^{2}$ | 1, | [ | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 24-27 | repeat p | n 1. | 4, us | BG | 1:0] ${ }^{2}$ | = 0, | [ | ] $=$ | inst |  |  |  |  |  |  |  |  |
|  |  |  | 28-31 | repeat pattern $1 . .4$, use $\mathrm{BG}[1: 0]^{2}=1, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 32-35 | repeat pattern 1...4, use $\mathrm{BG}[1: 0]^{2}=2, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and x 8 only |
|  |  |  | 36-39 | repeat pattern $1 . .4$, use $\mathrm{BG}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 40-43 | repeat pattern 1...4, use $\mathrm{BG}[1: 0]^{2}=2, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 44-47 | repeat pattern 1...4, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 48-51 | repeat pattern 1...4, use $\mathrm{BG}[1: 0]^{2}=2, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 52-55 | repeat pattern $1 . .4$, use $\mathrm{BG}[1: 0]^{2}=3, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 56-59 | repeat pattern $1 . .4$, use $\operatorname{BG}[1: 0]^{2}=2, \operatorname{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | 60-63 | repeat pattern 1...4, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 64 ... nRFC - 1 | repeat Sub-Loop 1, Truncate, if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are VDDQ.
2. BG1 is don't care for $x 16$ device.
3. C[2:0] are used only for 3DS device.
4. DQ signals are VDDQ.

Rev. 1.6
[ Table 46 ] IDD7 Measurement-Loop Pattern ${ }^{1}$

| $\begin{aligned} & u_{1} \\ & \mathfrak{u}_{1} \\ & \underset{u}{\prime} \end{aligned}$ | $\begin{aligned} & \text { ய } \\ & \hline \end{aligned}$ | $$ |  | ס W W 0 0 0 | $\begin{gathered} \boldsymbol{E}_{1} \\ \boldsymbol{j} \end{gathered}$ | $\begin{aligned} & \mathrm{E}_{1} \\ & \stackrel{\mathrm{U}}{ } \end{aligned}$ |  |  | $\begin{gathered} \frac{\pi}{4} \\ \frac{1}{!} \\ \frac{1}{3} \end{gathered}$ | $\stackrel{\llcorner }{\circ}$ |  | $\begin{aligned} & \stackrel{N}{\square} \\ & \stackrel{\rightharpoonup}{4} \\ & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & \Sigma_{1}^{\prime} \\ & \frac{0}{N} \\ & \frac{N}{4} \end{aligned}$ | $\stackrel{\underset{\sim}{c}}{\stackrel{\rightharpoonup}{4}}$ | $\frac{\stackrel{n}{6}}{\frac{6}{6}}$ | $\begin{aligned} & \text { T } \\ & \stackrel{0}{6} \end{aligned}$ | $\begin{aligned} & \underset{6}{e} \\ & \stackrel{6}{4} \end{aligned}$ | ¢ | Data ${ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 0 | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 1 | RDA | 0 | 1 | 1 | 0 | 1 | 0 |  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | $\begin{aligned} & \text { D0 }=00, \mathrm{D} 1=\mathrm{FF} \\ & \mathrm{D} 2=\mathrm{FF}, \mathrm{D} 3=00 \\ & \mathrm{D} 4=\mathrm{FF}, \mathrm{D} 5=00 \\ & \mathrm{D} 6=00, \mathrm{D} 7=\mathrm{FF} \end{aligned}$ |
|  |  |  | 2 | D | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  |  | 3 | D\# | 1 | 1 | 1 | 1 | 1 | 0 | 0 | $3^{2}$ | 3 | 0 | 0 | 0 | 7 | F | 0 | - |
|  |  |  | $\ldots$ | repeat pattern 2... 3 until nRRD - 1, if nRRD > 4. Truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | nRRD | ACT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | - |
|  |  | 1 | $n R R D+1$ | RDA | 0 | 1 | 1 | 0 | 1 | 0 |  | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | $\begin{aligned} & \text { D0=FF, D1=00 } \\ & \text { D2=00, D3=FF } \\ & \text { D4 }=00, \text { D5 }=F F \\ & \text { D6 }=F F, D 7=00 \end{aligned}$ |
|  |  |  | $\ldots$ | repeat pattern $2 \ldots 3$ until $2^{*} n R R D-1$, if $n R R D>4$. Truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 2 | 2*nRRD | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=\mathbf{0}, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 3 | 3*nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 4 | 4*nRRD | repeat pattern $2 \ldots 3$ until nFAW - 1, if nFAW > 4*nRRD. Truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 5 | nFAW | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6 | nFAW + nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 7 | nFAW + 2*nRRD | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=0, B A[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 8 | nFAW + 3*nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=1, B A[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 9 | nFAW + 4*nRRD | repeat Sub-Loop 4 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 10 | 2*nFAW | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | For x 4 and x 8 only |
|  |  | 11 | 2*nFAW + nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 12 | 2*nFAW + 2*nRRD | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 13 | 2*nFAW + 3*nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 14 | 2*nFAW + 4*nRRD | repeat Sub-Loop 4 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 15 | 3*nFAW | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=1$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 16 | 3*nFAW + nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, B A[1: 0]=2$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 17 | 3*nFAW + 2*nRRD | repeat Sub-Loop 0, use BG[1:0] ${ }^{2}=2, \mathrm{BA}[1: 0]=3$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 18 | 3*nFAW + 3*nRRD | repeat Sub-Loop 1, use BG[1:0] ${ }^{2}=3, \mathrm{BA}[1: 0]=0$ instead |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 19 | 3*nFAW + 4*nRRD | repeat Sub-Loop 4 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 20 | 4*nFAW | repeat pattern $2 \ldots 3$ until $n R C-1$, if $n R C>4 * n F A W$. Truncate if necessary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## NOTE :

1. DQS_t, DQS_c are VDDQ.
2. BG1 is don't care for $x 16$ device.
3. $\mathrm{C}[2: 0]$ are used only for 3DS device.
4. Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are VDDQ.

### 12.8Gb DDR4 SDRAM B-die IDD Specification Table

IDD and IPP values are for typical operating range of voltage and temperature unless otherwise noted.
[ Table 47 ] $/ I_{D D}$ and $I_{D D Q}$ Specification

| Symbol | 512Mx16 (K4A8G165WB) |  |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |  |
|  | 15-15-15 | 17-17-17 | 19-19-19 |  |  |
|  | VDD 1.2V |  |  |  |  |
|  | IDD Max. | IDD Max. | IDD Max. |  |  |
| $I_{\text {DDO }}$ | 41.9 | 42.6 | TBD | mA |  |
| $I_{\text {DDOA }}$ | 43.6 | 45.5 | TBD | mA |  |
| ${ }_{\text {DD1 }}$ | 67 | 71.2 | TBD | mA |  |
| $\mathrm{I}_{\mathrm{DD1A}}$ | 69.4 | 74 | TBD | mA |  |
| IDD2N | 22 | 23 | TBD | mA |  |
| IDD2NA | 25 | 26 | TBD | mA |  |
| IDD2NT | 25 | 26 | TBD | mA |  |
| $\mathrm{I}_{\text {DD2NL }}$ | 16 | 17 | TBD | mA |  |
| ${ }^{\text {dD2NG }}$ | 22 | 20.3 | TBD | mA |  |
| $\mathrm{I}_{\text {D22ND }}$ | 20 | 18 | TBD | mA |  |
| IDD2N_par | 23 | 24 | TBD | mA |  |
| $l_{\text {DD2P }}$ | 16 | 16 | TBD | mA |  |
| ${ }_{\text {DD2Q }}$ | 20 | 21 | TBD | mA |  |
| IDD3N | 36 | 36 | TBD | mA |  |
| IDD3NA | 38 | 38 | TBD | mA |  |
| $I_{\text {DD3P }}$ | 21 | 22 | TBD | mA |  |
| $I_{\text {DD4R }}$ | 162.7 | 190.4 | TBD | mA |  |
| IDD4RA | 166.2 | 177.4 | TBD | mA |  |
| $I_{\text {DDARB }}$ | 161 | 173 | TBD | mA |  |
| IDD4W | 120.6 | 131.7 | TBD | mA |  |
| $I_{\text {DD } 4 W A}$ | 124.6 | 135.7 | TBD | mA |  |
| $I_{\text {DD4WB }}$ | 120.9 | 132.1 | TBD | mA |  |
| ${ }_{\text {DD }}$ WWC | 110.3 | 120.5 | TBD | mA |  |
| IDD4W_par | 128.1 | 144.9 | TBD | mA |  |
| $l_{\text {DD5B }}$ | 219.5 | 216.4 | TBD | mA |  |
| ${ }_{\text {dD5F2 }}$ | 154.7 | 151.7 | TBD | mA |  |
| ${ }_{\text {dD5F4 }}$ | 128.5 | 128.4 | TBD | mA |  |
| ${ }_{\text {DD6N }}$ | 23 | 23 | TBD | mA |  |
| $I_{\text {DD6E }}$ | 34 | 34 | TBD | mA |  |
| $\mathrm{I}_{\text {D } 6 \text { R }}$ | 16 | 16 | TBD | mA |  |
| $l_{\text {DD6A }}$ | 22 | 22 | TBD | mA |  |
| ${ }_{\text {DD7 }}$ | 212.2 | 224 | TBD | mA |  |
| ${ }_{\text {DD8 }}$ | 11 | 11 | TBD | mA |  |

[ Table 48 ] /PP Specification

| Symbol | 512Mx16 (K4A8G165WB) |  |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |  |
|  | 15-15-15 | 17-17-17 | 19-19-19 |  |  |
|  | VPP 2.5V |  |  |  |  |
|  | IPP Max. | IPP Max. | IPP Max. |  |  |
| $\mathrm{I}_{\text {PP0 }}$ | 4 | 4 | TBD | mA |  |
| IPP 1 | 4 | 4 | TBD | mA |  |
| IPP2N | 3 | 3 | TBD | mA |  |
| IPP2P | 3 | 3 | TBD | mA |  |
| IPP3N | 3 | 3 | TBD | mA |  |
| IPP 3 P | 3 | 3 | TBD | mA |  |
| IPP4R | 3 | 3 | TBD | mA |  |
| $\mathrm{IPP4W}$ | 3 | 3 | TBD | mA |  |
| IPP5B | 18 | 18 | TBD | mA |  |
| $\mathrm{I}_{\text {PP5F2 }}$ | 15 | 15 | TBD | mA |  |
| IPP5F4 | 14 | 14 | TBD | mA |  |
| IPP6N | 4 | 4 | TBD | mA |  |
| $\mathrm{IPP6E}$ | 5 | 5 | TBD | mA |  |
| $\mathrm{I}_{\text {PP6R }}$ | 3.5 | 3.5 | TBD | mA |  |
| IPP6A | 4 | 4 | TBD | mA |  |
| $\mathrm{IPP7}$ | 8 | 8.5 | TBD | mA |  |
| $\mathrm{I}_{\mathrm{pP} 8}$ | 3 | 3 | TBD | mA |  |

## [ Table 49 ] / ${ }_{\text {DD } 6}$ Specification

| Symbol | Temperature Range | Value |  |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 512Mx16 (K4A8G165WB) |  |  |  |  |
|  |  | DDR4-2133 | DDR4-2400 | DDR4-2666 |  |  |
|  |  | 15-15-15 | 17-17-17 | 19-19-19 |  |  |
|  |  |  | VDD 1.2V |  |  |  |
| IDD6N | $0-85^{\circ} \mathrm{C}$ | 23 | 23 | TBD | mA | 3,4 |
| IDD6E | $0-95{ }^{\circ} \mathrm{C}$ | 34 | 34 | TBD | mA | 4,5 |

## NOTE :

1. Some $\mathrm{I}_{\mathrm{DD}}$ currents are higher for x 16 organization due to larger page-size architecture.
2. Max. values for $I_{D D}$ currents considering worst case conditions of process, temperature and voltage.
3. Applicable for MR2 settings $A 6=0$ and $A 7=0$.
4. Supplier data sheets include a max value for $I_{\text {DD6 }}$.
5. Applicable for MR2 settings $A 6=0$ and $A 7=1$. I IDDET is only specified for devices which support the Extended Temperature Range feature.

## 13. Input/Output Capacitance

[ Table 50 ] Silicon pad I/O Capacitance

| Symbol | Parameter | DDR4-1600/1866/2133 |  | DDR4-2400/2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max |  |  |
| $\mathrm{C}_{10}$ | Input/output capacitance | 0.55 | 1.4 | 0.55 | 1.15 | pF | 1,2,3 |
| $\mathrm{C}_{\text {DIO }}$ | Input/output capacitance delta | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1,2,3,11 |
| $\mathrm{C}_{\text {DDQS }}$ | Input/output capacitance delta DQS_t and DQS_c | - | 0.05 | - | 0.05 | pF | 1,2,3,5 |
| $\mathrm{C}_{\text {CK }}$ | Input capacitance, CK_t and CK_c | 0.2 | 0.8 | 0.2 | 0.7 | pF | 1,3 |
| $\mathrm{C}_{\text {DCK }}$ | Input capacitance delta CK_t and CK_c | - | 0.05 | - | 0.05 | pF | 1,3,4 |
| $\mathrm{C}_{1}$ | Input capacitance(CTRL, ADD, CMD pins only) | 0.2 | 0.8 | 0.2 | 0.7 | pF | 1,3,6 |
| $\mathrm{C}_{\text {DI_ CTRL }}$ | Input capacitance delta(All CTRL pins only) | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1,3,7,8 |
| $\mathrm{C}_{\text {DI_ADD_CMD }}$ | Input capacitance delta(All ADD/CMD pins only) | -0.1 | 0.1 | -0.1 | 0.1 | pF | 1,2,9,10 |
| $\mathrm{C}_{\text {ALERT }}$ | Input/output capacitance of ALERT | 0.5 | 1.5 | 0.5 | 1.5 | pF | 1,3 |
| $\mathrm{C}_{\text {ZQ }}$ | Input/output capacitance of ZQ | 0.5 | 2.3 | 0.5 | 2.3 | pF | 1,3,12 |
| Cten | Input capacitance of TEN | 0.2 | 2.3 | 0.2 | 2.3 | pF | 1,3,13 |

NOTE:

1. This parameter is not subject to production test. It is verified by design and characterization. The silicon only capacitance is validated by de-embedding the package $L$ \& $C$ parasitic. The capacitance is measured with VDD, VDDQ, VSS, VSSQ applied with all other signal pins floating. Measurement procedure tbd.
2. DQ, DM_n, DQS_T, DQS_C, TDQS_T, TDQS_C. Although the DM, TDQS_T and TDQS_C pins have different functions, the loading matches DQ and DQS
3. This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here
4. Absolute value CK_T-CK_C
5. Absolute value of $\mathrm{CIO}\left(D Q S \_T\right)-\mathrm{CIO}\left(D Q S \_C\right)$
6. CI applies to ODT, CS_n, CKE, A0-A15, BA0-BA1, BG0-BG1, RAS_n, CAS_n/A15, WE_n/A14, ACT_n and PAR.
7. CDI CTRL applies to ODT, CS_n and CKE
8. CDI_CTRL $=\mathrm{Cl}(\mathrm{CTRL})-0.5^{*}\left(\mathrm{CI}(\mathrm{CLK}\right.$ _T $\left.)+\mathrm{Cl}\left(\mathrm{CLK}_{2} \mathrm{C}\right)\right)$
9. CDI_ADD_CMD applies to, A0-A15, BA0-BA1, BG0-BG1,RAS_n, CAS_n/A15, WE_n/A14, ACT_n and PAR.
10. CDI _AD $\overline{\mathrm{D}}$ _CMD $=\mathrm{Cl}($ ADD_CMD $)-0.5^{*}\left(\mathrm{Cl}\left(\mathrm{CLK} \_\mathrm{T}\right)+\mathrm{Cl}\left(\mathrm{CLK} \_\mathrm{C}\right)\right)$
11. $\mathrm{CDIO}=\mathrm{CIO}(\mathrm{DQ}, \mathrm{DM})-0.5^{*}\left(\mathrm{CIO}\left(D Q S \_T\right)+\mathrm{CIO}\left(\mathrm{DQS}_{2}\right)\right)$
12. Maximum external load capacitance on $Z Q$ pin: tbd pF.
13.TEN pin may be DRAM internally pulled low through a weak pull-down resistor to VSS. In this case CTEN might not be valid and system shall verify TEN signal with Vendor specific information.
[ Table 51 ] DRAM package electrical specifications(X16)

| Symbol | Parameter | DDR4-1600/1866/2133/2400/2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max |  |  |
| $\mathrm{Z}_{10}$ | Input/output Zpkg | 45 | 85 | $\Omega$ | 1 |
| $\mathrm{T}_{\mathrm{dIO}}$ | Input/output Pkg Delay | 14 | 45 | ps | 1 |
| $\mathrm{L}_{\mathrm{io}}$ | Input/Output Lpkg | - | 3.4 | nH | 1, 2 |
| $\mathrm{C}_{\text {io }}$ | Input/Output Cpkg | - | 0.82 | pF | 1, 3 |
| $\mathrm{Z}_{\text {IO DQS }}$ | DQS_t, DQS_c Zpkg | 45 | 85 | $\Omega$ | 1 |
| Td ${ }_{\text {O }}$ DQS | DQS_t, DQS_c Pkg Delay | 14 | 45 | ps | 1 |
| $\mathrm{L}_{\text {io DQS }}$ | DQS Lpkg | - | 3.4 | nH | 1, 2 |
| $\mathrm{C}_{\text {io DQS }}$ | DQS Cpkg | - | 0.82 | pF | 1, 3 |
| DZ ${ }_{\text {DIO DQS }}$ | Delta Zpkg DQSU_t, DQSU_c | - | 10 | $\Omega$ | - |
|  | Delta Zpkg DQSL_t, DQSL_c | - | 10 | $\Omega$ | - |
| $\mathrm{D}_{\text {TdDIO DQS }}$ | Delta Delay DQSU_t, DQSU_c | - | 5 | ps | - |
|  | Delta Delay DQSL_t, DQSL_c | - | 5 | ps | - |
| $\mathrm{Z}_{\text {I CTRL }}$ | Input CTRL pins Zpkg | 50 | 90 | $\Omega$ | 1 |
| $\mathrm{T}_{\text {dı_ }}$ CTRL | Input CTRL pins Pkg Delay | 14 | 42 | ps | 1 |
| $\mathrm{L}_{\mathrm{i}} \mathrm{CTRL}$ | Input CTRL Lpkg | - | 3.4 | nH | 1, 2 |
| $\mathrm{C}_{\mathrm{i}} \mathrm{CTRL}$ | Input CTRL Cpkg | - | 0.7 | pF | 1, 3 |
| $\mathrm{Z}_{\text {IADD }} \mathrm{CMD}$ | Input- CMD ADD pins Zpkg | 50 | 90 | $\Omega$ | 1 |
| Td ${ }_{\text {IADD_ }}$ CMD | Input- CMD ADD pins Pkg Delay | 14 | 52 | ps | 1 |
| $\mathrm{L}_{\mathrm{i}}$ ADD CMD | Input CMD ADD Lpkg | - | 3.9 | nH | 1, 2 |
| $\mathrm{C}_{\mathrm{i} \text { ADD CMD }}$ | Input CMD ADD Cpkg | - | 0.86 | pF | 1, 3 |
| $\mathrm{Z}_{\text {CK }}$ | CLK_c Zpkg | 50 | 90 | $\Omega$ | 1 |
| $\mathrm{Td}_{\mathrm{CK}}$ | CLK_c Pkg Delay | 14 | 42 | ps | 1 |
| $\mathrm{L}_{\mathrm{i}} \mathrm{CLK}$ | Input CLK Lpkg | - | 3.4 | nH | 1, 2 |
| $\mathrm{C}_{\mathrm{i}}^{\text {CLK }}$ | Input CLK Cpkg | - | 0.7 | pF | 1,3 |
| DZ ${ }_{\text {DCK }}$ | Delta Zpkg CLK_c | - | 10 | $\Omega$ | - |
| $\mathrm{D}_{\text {TdCK }}$ | Delta Delay CLK_c | - | 5 | ps | - |
| $\mathrm{Z}_{\text {OZQ }}$ | ZQ Zpkg | 36 | 100 | $\Omega$ | - |
| Tdo ZQ | ZQ Delay | 20 | 90 | ps | - |
| $\mathrm{Z}_{\text {O ALERT }}$ | ALERT Zpkg | 40 | 100 | $\Omega$ | - |
| Tdo ALERT | ALERT Delay | 20 | 55 | ps | - |

## NOTE:

1. Package implementations shall meet spec if the Zpkg and Pkg Delay fall within the ranges shown, and the maximum Lpkg and Cpkg do not exceed the maximum value shown
2. It is assumed that Lpkg can be approximated as Lpkg $=\mathrm{Zo}$ *Td
3. It is assumed that Cpkg can be approximated as Cpkg = Td/Zo

## 14. Electrical Characteristics \& AC Timing

### 14.1 Reference Load for AC Timing and Output Slew Rate

Figure 23 represents the effective reference load of 50 ohms used in defining the relevant $A C$ timing parameters of the device as well as output slew rate measurements.
It is not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.


Figure 23. Reference Load for AC Timing and Output Slew Rate

## 14.2 tREFI

Average periodic Refresh interval (tREFI) of DDR4 SDRAM is defined as shown in the table.
[ Table 52 ] tREFI by device density

| Parameter |  | Symbol | 2Gb | 4Gb | 8Gb | 16Gb | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| All Bank Refresh to active/refresh cmd time |  | tRFC | 160 | 260 | 350 | TBD | ns |  |
| Average periodic refresh interval | tREFI | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq 85^{\circ} \mathrm{C}$ | 7.8 | 7.8 | 7.8 | TBD | $\mu \mathrm{S}$ |  |
|  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\text {CASE }} \leq 85^{\circ} \mathrm{C}$ | 7.8 | 7.8 | 7.8 | TBD | $\mu \mathrm{S}$ | 2 |
|  |  | $85^{\circ} \mathrm{C}<\mathrm{T}_{\text {CASE }} \leq 95^{\circ} \mathrm{C}$ | 3.9 | 3.9 | 3.9 | TBD | $\mu \mathrm{s}$ | 1 |

## NOTE :

1. Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if DDR4 SDRAM devices support the following options or requirements referred to in this material.
2. Supported only for Industrial Temperature

Rev. 1.6
K4A8G165WB

### 14.3 Timing Parameters by Speed Grade

## [ Table 53 ] Timing Parameters by Speed Bin for DDR4-1600 to DDR4-2666

| Speed |  | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| Clock Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Minimum Clock Cycle Time (DLL off mode) | $\begin{gathered} \text { tCK } \\ \text { (DLL_OFF) } \end{gathered}$ | 8 | 20 | 8 | 20 | 8 | 20 | 8 | 20 | 8 | 20 | ns | - |
| Average Clock Period | tCK(avg) | 1.25 | <1.5 | 1.071 | $<1.25$ | 0.938 | <1.071 | 0.833 | $<0.938$ | 0.750 | $<0.833$ | ns | 35,36 |
| Average high pulse width | tCH(avg) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | tCK(avg) |  |
| Average low pulse width | tCL (avg) | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | 0.48 | 0.52 | tCK(avg) |  |
| Absolute Clock Period | tCK(abs) | tCK(avg) $\min +$ tJIT(per)min_tot tCK(avg)m ax + tJIT(per)max_tot |  |  |  |  |  |  |  |  |  | tCK(avg) |  |
| Absolute clock HIGH pulse width | tCH(abs) | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | tCK(avg) | 23 |
| Absolute clock LOW pulse width | tCL(abs) | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | 0.45 | - | tCK(avg) | 24 |
| Clock Period Jitter- total | JIT(per)_tot | -63 | 63 | -54 | 54 | -47 | 47 | -42 | 42 | -38 | 38 | ps | 23 |
| Clock Period Jitter- deterministic | JIT(per)_dj | -31 | 31 | -27 | 27 | -23 | 23 | -21 | 21 | -19 | 19 | ps | 26 |
| Clock Period Jitter during DLL locking period | tJIT(per, Ick) | -50 | 50 | -43 | 43 | -38 | 38 | -33 | 33 | -30 | 30 | ps |  |
| Cycle to Cycle Period Jitter | tJIT(cc)_total | - | 125 | - | 107 | - | 94 | - | 83 | - | 75 | ps | 25 |
| Cycle to Cycle Period Jitter deterministic | tJIT(cc)_dj | - | 63 | - | 54 | - | 47 | - | 42 | - | 38 | ps | 26 |
| Cycle to Cycle Period Jitter during DLL locking period | tJIT(cc, lck) | - | 100 | - | 86 | - | 75 | - | 67 | - | 60 | ps |  |
| Duty Cycle Jitter | tJIT(duty) | TBD | TBD | TBD | TBD | TBD | TBD | TBD | TBD | TBD | TBD | ps |  |
| Cumulative error across 2 cycles | tERR(2per) | -92 | 92 | -79 | 79 | -69 | 69 | -61 | 61 | -55 | 55 | ps |  |
| Cumulative error across 3 cycles | tERR(3per) | -109 | 109 | -94 | 94 | -82 | 82 | -73 | 73 | -66 | 66 | ps |  |
| Cumulative error across 4 cycles | tERR(4per) | -121 | 121 | -104 | 104 | -91 | 91 | -81 | 81 | -73 | 73 | ps |  |
| Cumulative error across 5 cycles | tERR(5per) | -131 | 131 | -112 | 112 | -98 | 98 | -87 | 87 | -78 | 78 | ps |  |
| Cumulative error across 6 cycles | tERR(6per) | -139 | 139 | -119 | 119 | -104 | 104 | -92 | 92 | -83 | 83 | ps |  |
| Cumulative error across 7 cycles | tERR(7per) | -145 | 145 | -124 | 124 | -109 | 109 | -97 | 97 | -87 | 87 | ps |  |
| Cumulative error across 8 cycles | tERR(8per) | -151 | 151 | -129 | 129 | -113 | 113 | -101 | 101 | -91 | 91 | ps |  |
| Cumulative error across 9 cycles | tERR(9per) | -156 | 156 | -134 | 134 | -117 | 117 | -104 | 104 | -94 | 94 | ps |  |
| Cumulative error across 10 cycles | tERR(10per) | -160 | 160 | -137 | 137 | -120 | 120 | -107 | 107 | -96 | 96 | ps |  |
| Cumulative error across 11 cycles | tERR(11per) | -164 | 164 | -141 | 141 | -123 | 123 | -110 | 110 | -99 | 99 | ps |  |
| Cumulative error across 12 cycles | tERR(12per) | -168 | 168 | -144 | 144 | -126 | 126 | -112 | 112 | -101 | 101 | ps |  |
| Cumulative error across 13 cycles | tERR(13per) | -172 | 172 | -147 | 147 | -129 | 129 | -114 | 114 | -103 | 103 | ps |  |
| Cumulative error across 14 cycles | tERR(14per) | -175 | 175 | -150 | 150 | -131 | 131 | -116 | 116 | -104 | 104 | ps |  |
| Cumulative error across 15 cycles | tERR(15per) | -178 | 178 | -152 | 152 | -133 | 133 | -118 | 118 | -106 | 106 | ps |  |
| Cumulative error across 16 cycles | tERR(16per) | -180 | 189 | -155 | 155 | -135 | 135 | -120 | 120 | -108 | 108 | ps |  |
| Cumulative error across 17 cycles | tERR(17per) | -183 | 183 | -157 | 157 | -137 | 137 | -122 | 122 | -110 | 110 | ps |  |
| Cumulative error across 18 cycles | tERR(18per) | -185 | 185 | -159 | 159 | -139 | 139 | -124 | 124 | -112 | 112 | ps |  |
| Cumulative error across $n=13,14 \ldots 49$, 50 cycles | tERR(nper) |  |  |  | nper)min nper)ma | $\begin{aligned} & =((1+0.68 \mid r \\ & =((1+0.68 \\| r \end{aligned}$ | $\begin{aligned} & (n)) *{ }^{t} \mathrm{JIT} \\ & (\mathrm{n}))^{+} \mathrm{t} \text { IIT } \end{aligned}$ | (per)_total $m$ (per)_total |  |  |  | ps |  |
| Command and Address setup time to CK_t, <br> CK_c referenced to $\operatorname{Vih}(\mathrm{ac}) / \mathrm{Vil}(\mathrm{ac})$ levels | tIS(base) | 115 | - | 100 | - | 80 | - | 62 | - | TBD | - | ps |  |
| Command and Address setup time to CK_t, <br> CK_c referenced to Vref levels | tIS(Vref) | 215 | - | 200 | - | 180 | - | 162 | - | TBD | - | ps |  |
| Command and Address hold time to CK_t, CK_c referenced to Vih(dc) / Vil(dc) levels | tIH(base) | 140 | - | 125 | - | 105 | - | 87 | - | TBD | - | ps |  |
| Command and Address hold time to CK_t, CK_c referenced to Vref levels | tIH(Vref) | 215 | - | 200 | - | 180 | - | 162 | - | TBD | - | ps |  |
| Control and Address Input pulse width for each input | tIPW | 600 | - | 525 | - | 460 | - | 410 | - | 385 | - | ps |  |
| Command and Address Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CAS_n to CAS_n command delay for same bank group | tCCD_L | $\begin{gathered} \max (5 \\ \mathrm{nCK}, \\ 6.250 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \max (5 \\ \mathrm{nCK}, \\ 5.355 \mathrm{~ns}) \end{gathered}$ | - |  | - | max (5 <br> nCK, <br> 5 ns ) | - | $\begin{gathered} \max _{\mathrm{nCK}}(5) \\ 5 \mathrm{~ns}) \end{gathered}$ | - | nCK | 34 |
| CAS_n to CAS_n command delay for different bank group | tCCD_s | 4 | - | 4 | - | 4 | - | 4 | - | 4 | - | nCK | 34 |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size | tRRD_S(2K) | $\operatorname{Max}(4 \mathrm{nC}$ K,6ns) | - | $\begin{aligned} & \operatorname{Max}(4 n C \\ & \mathrm{K}, 5.3 \mathrm{~ns}) \end{aligned}$ | - | $\begin{gathered} \mathrm{Max}(4 \mathrm{nC} \\ \mathrm{K}, 5.3 \mathrm{~ns}) \end{gathered}$ | - | $\begin{array}{\|l\|} \hline \mathrm{Max}(4 \mathrm{nC} \\ \mathrm{K}, 5.3 \mathrm{~ns}) \end{array}$ | - | $\begin{aligned} & \text { Max(4nC } \\ & \mathrm{K}, 5.3 \mathrm{~ns}) \end{aligned}$ | - | nCK | 34 |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size | tRRD_S(1K) | $\operatorname{Max}(4 \mathrm{nC}$ K,5ns) |  | $\begin{aligned} & \text { Max(4nC } \\ & \mathrm{K}, 4.2 \mathrm{~ns}) \end{aligned}$ |  | $\begin{gathered} \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 3.7 \mathrm{~ns}) \end{gathered}$ |  | $\begin{aligned} & \hline \operatorname{Max}(4 \mathrm{nC} \\ & \mathrm{K}, 3.3 \mathrm{~ns}) \end{aligned}$ | - | $\underset{K}{\operatorname{Max}(4 n \mathrm{n}})$ K,3ns | - | nCK | 34 |


| Speed |  | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| ACTIVATE to ACTIVATE Command delay to different bank group for $1 / 2 \mathrm{~KB}$ page size | tRRD_S(1/2K) | $\underset{K, 5 \mathrm{~ns})}{\operatorname{Max}(4 \mathrm{nC}}$ |  | $\begin{gathered} \hline \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 4.2 \mathrm{~ns}) \end{gathered}$ |  | $\begin{aligned} & \operatorname{Max}(4 \mathrm{nC} \\ & \mathrm{K}, 3.7 \mathrm{~ns}) \end{aligned}$ |  | $\begin{gathered} \mathrm{Max}(4 \mathrm{nC} \mathrm{C} \\ \mathrm{K}, 3.3 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 3 \mathrm{~ns}) \end{gathered}$ | - | nCK | 34 |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size | tRRD_L(2K) | $\begin{aligned} & \hline \text { Max(4nC } \\ & \mathrm{K}, 7.5 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \text { Max(4nC } \\ & \mathrm{K}, 6.4 \mathrm{~ns}) \end{aligned}$ |  | $\operatorname{Max}(4 \mathrm{nC}$ K,6.4ns) |  | $\operatorname{Max}(4 \mathrm{nC}$ <br> K,6.4ns) | - | $\begin{gathered} \operatorname{Max}(4 \mathrm{nCC} \\ \mathrm{K}, 6.4 \mathrm{~ns}) \end{gathered}$ | - | nCK | 34 |
| ACTIVATE to ACTIVATE Command delay to same bank group for 1KB page size | tRRD_L(1K) | $\begin{aligned} & \operatorname{Max}(4 \mathrm{nC} \\ & \mathrm{K}, 6 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(4 \mathrm{nC} \\ & \mathrm{K}, 5.3 \mathrm{~ns}) \end{aligned}$ |  | $\begin{gathered} \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 5.3 \mathrm{~ns}) \end{gathered}$ |  | $\begin{gathered} \mathrm{Max}(4 \mathrm{nC} \mathrm{C} \\ \mathrm{K}, 4.9 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 4.9 \mathrm{~ns}) \end{gathered}$ | - | nCK | 34 |
| ACTIVATE to ACTIVATE Command delay to same bank group for $1 / 2 \mathrm{~KB}$ page size | tRRD_L(1/2K) | $\begin{gathered} \hline \operatorname{Max}(4 \mathrm{nC} \\ \mathrm{K}, 6 \mathrm{~ns}) \end{gathered}$ |  | $\begin{aligned} & \hline \text { Max(4nC } \\ & \mathrm{K}, 5.3 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \text { Max(4nC } \\ & \mathrm{K}, 5.3 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(4 \mathrm{nC} \\ & \mathrm{K}, 4.9 \mathrm{~ns}) \end{aligned}$ | - | $\begin{gathered} \mathrm{Max}(4 \mathrm{nC} \\ \mathrm{K}, 4.9 \mathrm{~ns}) \end{gathered}$ | - | nCK | 34 |
| Four activate window for 2KB page size | tFAW_2K | $\begin{aligned} & \hline \operatorname{Max}(28 n \\ & C K, 35 n s) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(28 n \\ & C K, 30 n s) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(28 n \\ & C K, 30 \mathrm{~ns}) \end{aligned}$ |  | $\begin{array}{\|l\|} \hline \text { Max(28n } \\ \text { CK,30ns) } \end{array}$ | - | $\begin{aligned} & \operatorname{Max}(28 n \\ & \text { CK,30ns) } \end{aligned}$ | - | ns | 34 |
| Four activate window for 1 KB page size | tFAW_1K | $\begin{aligned} & \hline \operatorname{Max}(20 \mathrm{n} \\ & \mathrm{CK}, 25 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \text { Max(20n } \\ & \text { CK,23ns) } \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(20 \mathrm{n} \\ & \mathrm{CK}, 21 \mathrm{~ns}) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(20 \mathrm{n} \\ & \mathrm{CK}, 21 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \text { Max(20n } \\ & \text { CK,21ns) } \end{aligned}$ | - | ns | 34 |
| Four activate window for 1/2KB page size | tFAW_1/2K | Max(16n CK,20ns) |  | $\begin{aligned} & \hline \operatorname{Max}(16 n \\ & C K, 17 n s) \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(16 n \\ & \text { CK,15ns) } \end{aligned}$ |  | $\begin{aligned} & \hline \operatorname{Max}(16 \mathrm{n} \\ & \mathrm{CK}, 13 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \text { Max(16n } \\ & \text { CK,12ns) } \end{aligned}$ | - | ns | 34 |
| Delay from start of internal write transaction to internal read command for different bank group | tWTR_S | $\max _{\mathrm{K}, 2.5 \mathrm{~ns})}$ | - | $\begin{gathered} \max (2 \mathrm{nC} \\ \mathrm{K}, 2.5 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \max (2 \mathrm{nC} \\ \mathrm{K}, 2.5 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \hline \max _{(2 \mathrm{nCK},}^{(2.5 \mathrm{~ns})} \end{gathered}$ | - | $\begin{gathered} \max \\ (2 \mathrm{nCK}, \\ 2.5 \mathrm{~ns}) \end{gathered}$ | - | ns | $\underset{4}{1,2, \mathrm{e}, 3}$ |
| Delay from start of internal write transaction to internal read command for same bank group | tWTR_L | $\max (4 \mathrm{nC}$ <br> K,7.5ns) | - | $\begin{gathered} \max (4 \mathrm{nC} \\ \mathrm{K}, 7.5 \mathrm{~ns}) \end{gathered}$ | - | $\max (4 \mathrm{nC}$ <br> K,7.5ns) | - | $\max _{\substack{\text { (4nCK, } \\ 5 \mathrm{~ns})}}$ | - | $\begin{gathered} \max _{(4 \mathrm{nCK}, 7 .}^{5 \mathrm{~ns})} \end{gathered}$ | - | ns | 1,34 |
| Internal READ Command to PRECHARGE Command delay | tRTP | $\max (4 \mathrm{nC}$ $\mathrm{K}, 7.5 \mathrm{~ns})$ | - | $\begin{gathered} \max (4 \mathrm{nC} \\ \mathrm{K}, 7.5 \mathrm{~ns}) \end{gathered}$ | - | $\max (4 \mathrm{nC}$ <br> K,7.5ns) | - | $\begin{gathered} \left.\max _{(4 \mathrm{nCK}, 7 .} 5 \mathrm{nss}\right) \end{gathered}$ | - | (4nCK, 7 . <br> 5ns) | - | ns | 34 |
| WRITE recovery time | tWR | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | ns | 1 |
| Write recovery time when CRC and DM are enabled | $\begin{gathered} \mathrm{tWR} \mathrm{E}_{\mathrm{D} M} \mathrm{CRC} \\ \hline \end{gathered}$ | tWR+max (4nCK,3.7 5ns) | - | tWR+max (5nCK, 3 . 75ns) | - | tWR+max (5nCK, 3 . 75ns) | - | tWR+max (5nCK, 3 . 75ns) | - | $\begin{aligned} & \text { tWR+max } \\ & (5 n C K, 3 . \end{aligned}$ $75 \mathrm{~ns})$ | - | ns | 1,28 |
| delay from start of internal write transaction to internal read command for different bank group with both CRC and DM enabled | $\begin{aligned} & \text { twTR_S_C } \\ & \text { RC_DM } \end{aligned}$ | tWTR_S+ <br> (4nCK, 3.7 <br> 5ns) | - | tWTR_S+ <br> max <br> (5nCK,3 <br> 75ns) | - | tWTR_S+ <br> (5nCK, 3 . <br> 75 ns ) | - | tWTR_S + <br> (5nCK, 3 . <br> 75ns) | - | tWTR_S + ( $5 \mathrm{nCK}, 3$. 75ns) | - | ns | $\begin{array}{r} 2,29, \\ 34 \end{array}$ |
| delay from start of internal write transaction to internal read command for same bank group with both CRC and DM enabled | $\begin{aligned} & \text { tWTR_L_C } \\ & \text { RC_DM } \end{aligned}$ |  | - | tWTR_L+ max <br> (5nCK,3 75ns) | - | $\underset{\text { max }}{\text { tWTR_L+ }}$ <br> (5nCK,3. <br> 75ns) | - | tWTR_L+ max <br> (5nCK, 3 . <br> 75ns) | - | tWTR_L+ (5nCK, 3. 75ns) | - | ns | $\begin{gathered} 3,30, \\ 34 \end{gathered}$ |
| DLL locking time | tDLLK | 597 | - | 597 | - | 768 | - | 768 | - | 854 | - | nCK |  |
| Mode Register Set command cycle time | tMRD | 8 | - | 8 | - | 8 | - | 8 | - | 8 | - | nCK |  |
| Mode Register Set command update delay | tMOD | $\begin{aligned} & \max (24 n \\ & C K, 15 n s) \end{aligned}$ | - | $\begin{aligned} & \max (24 n \\ & \mathrm{CK}, 15 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \hline \max (24 \mathrm{n} \\ & \mathrm{CK}, 15 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \max (24 \mathrm{n} \\ & \mathrm{CK}, 15 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \max (24 n \\ & \mathrm{CK}, 15 \mathrm{~ns}) \end{aligned}$ | - | nCK |  |
| Multi-Purpose Register Recovery Time | tMPRR | 1 | - | 1 | - | 1 | - | 1 | - | 1 | - | nCK | 33 |
| Multi Purpose Register Write Recovery Time | tWR_MPR | $\begin{gathered} \hline \mathrm{tMOD} \\ (\mathrm{~min}) \\ +\mathrm{AL}+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \hline \mathrm{tMOD} \\ (\text { min) } \\ +\mathrm{AL}+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \text { tMOD } \\ (\min ) \\ +A L+P L \end{gathered}$ | - | $\begin{gathered} \mathrm{tMOD} \\ (\mathrm{~min}) \\ +\mathrm{AL}+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \text { tMOD } \\ (\mathrm{min}) \\ +A L+P L \end{gathered}$ | - | nCK |  |
| Auto precharge write recovery + precharge time | tDAL(min) |  |  |  | gramm | WR + roun | ( tRP | tCK(avg)) |  |  |  | nCK |  |
| DQ0 or DQLO driven to 0 set-up time to first DQS rising edge | tPDA_S | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | UI | 45,47 |
| DQ0 or DQL0 driven to 0 hold time from last DQS fall-ing edge | tPDA_H | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | UI | 46,47 |
| CS_n to Command Address Latency |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CS_n to Command Address Latency | tCAL | 3 | - | 4 | - | 4 | - | $\begin{gathered} \max (3 \\ \mathrm{nCK}, \\ 3.748 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \max (3 \\ \text { nCK, } \\ 3.748 \text { ns) } \end{gathered}$ | - | nCK |  |
| Mode Register Set cyce time in CAL mode | tMRD_tCAL |  |  |  |  |  |  | tMOD+ tCAL | - | $\begin{gathered} \text { tMOD+ } \\ \text { tCAL } \end{gathered}$ | - | nCK |  |
| Mode Register Set update delay in CAL mode | tMOD_tCAL |  |  |  |  |  |  | $\begin{aligned} & \text { tMOD+ } \\ & \text { tCAL } \end{aligned}$ | - | $\begin{aligned} & \text { tMOD+ } \\ & \text { tCAL } \end{aligned}$ | - | nCK |  |
| DRAM Data Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| DQS_t,DQS_c to DQ skew, per group, per access | tDQSQ | - | 0.16 | - | 0.16 | - | 0.16 | - | 0.16 | - | 0.18 | $\begin{gathered} \mathrm{tCK}(\text { avg }) / \\ 2 \end{gathered}$ | $\begin{gathered} 13,18,3 \\ 9,49 \end{gathered}$ |
| DQ output hold per group, per access from DQS_t,DQS_c | tQH | 0.76 | - | 0.76 | - | 0.76 | - | 0.74 | - | 0.74 | - | $\begin{gathered} \hline \mathrm{tCK}(\text { avg }) / \\ 2 \end{gathered}$ | $\begin{aligned} & \hline 13,17,1 \\ & 8,39,49 \end{aligned}$ |
| Data Valid Window per device: (tQH - tDQSQ) of each UI on a given DRAM | tDVWd | 0.63 | - | 0.63 | - | 0.64 | - | 0.64 | - | TBD | - | UI | $\begin{gathered} 17,18,3 \\ 9,49 \end{gathered}$ |
| Data Valid Window, per pin per UI : (tQH tDQSQ) each UI on a pin of a given DRAM | tDVWp | 0.66 | - | 0.66 | - | 0.69 | - | 0.72 | - | 0.72 | - | UI | $\begin{gathered} 17,18,3 \\ 9,49 \end{gathered}$ |
| DQ low impedance time from CK_t, CK_c | tLZ(DQ) | -450 | 225 | -390 | 195 | -390 | 180 | -330 | 175 | -310 | 170 | ps | 39 |
| DQ high impedance time from CK_t, CK_c | tHZ(DQ) | - | 225 | - | 195 | - | 180 | - | 175 | - | 170 | ps | 39 |
| Data Strobe Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |


| Speed |  | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| DQS_t, DQS_c differential READ Preamble | tRPRE | 0.9 | NOTE44 | 0.9 | NOTE44 | 0.9 | $\begin{gathered} \text { NOTE4 } \\ 4 \end{gathered}$ | 0.9 | $\begin{gathered} \text { NOTE } \\ \hline 44 \end{gathered}$ | 0.9 | $\underset{44}{ }$ | tCK | 39,40 |
|  |  | NA | NA | NA | NA | NA | NA | 1.8 | $\begin{gathered} \text { NOTE } \\ 44 \end{gathered}$ | 1.8 | $\begin{gathered} \text { NOTE } \\ 44 \end{gathered}$ | tCK | 39,41 |
| DQS_t, DQS_c differential READ Postamble | tRPST | 0.33 | NOTE 45 | 0.33 | NOTE 45 | 0.33 | $\begin{gathered} \text { NOTE } \\ 45 \end{gathered}$ | 0.33 | $\begin{gathered} \text { NOTE } \\ 45 \end{gathered}$ | 0.33 | $\begin{gathered} \text { NOTE } \\ 45 \end{gathered}$ | tCK | 39 |
| DQS_t,DQS_c differential output high time | tQSH | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | tCK | 21,39 |
| DQS_t,DQS_c differential output low time | tQSL | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | 0.4 | - | tCK | 20,39 |
| DQS_t, DQS_c differential WRITE Preamble | tWPRE | 0.9 | - | 0.9 | - | 0.9 | - | 0.9 | - | 0.9 | - | tCK | 42 |
|  |  | NA |  | NA |  | NA |  | 1.8 | - | 1.8 | - | tCK | 43 |
| DQS_t, DQS_c differential WRITE Postamble | tWPST | 0.33 | - | 0.33 | - | 0.33 | - | 0.33 | - | 0.33 | - | tCK |  |
| DQS_t and DQS_c low-impedance time (Referenced from RL-1) | tLZ(DQS) | -450 | 225 | -390 | 195 | -360 | 180 | -330 | 175 | -310 | 170 | ps | 39 |
| DQS t and DQS c high-impedance time (Referenced from RL+BL/2) | thZ(DQS) | - | 225 | - | 195 | - | 180 | - | 175 | - | 170 | ps | 39 |
| DQS_t, DQS_c differential input low pulse width | tDQSL | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | tCK |  |
| DQS_t, DQS_c differential input high pulse width | tDQSH | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | 0.46 | 0.54 | tCK |  |
| DQS_t, DQS_c rising edge to CK_t, CK_c rising edge (1 clock preamble) | tDQSS | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | tCK |  |
| DQS_t, DQS_c falling edge setup time to CK_t, CK_c rising edge | tDSS | 0.18 | - | 0.18 | - | 0.18 | - | 0.18 | - | 0.18 | - | tCK |  |
| DQS_t, DQS_c falling edge hold time from CK_t, CK_c rising edge | tDSH | 0.18 | - | 0.18 | - | 0.18 | - | 0.18 | - | 0.18 | - | tCK |  |
| DQS_t, DQS_c rising edge output timing locatino from rising CK_t, CK_c with DLL On mode | tDQSCK (DLL On) | -225 | 225 | -195 | 195 | -180 | 180 | -175 | 175 | -170 | 170 | ps | $\begin{array}{\|} 37,38,3 \\ 9 \end{array}$ |
| DQS_t, DQS_c rising edge output variance window per DRAM | tDQSCKI (DLL On) | - | 370 | - | 330 | - | 310 | - | 290 | - | 270 | ps | $\begin{gathered} 37,38,3 \\ 9 \end{gathered}$ |
| MPSM Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Command path disable delay upon MPSM entry | tMPED | $\begin{gathered} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n})+ \\ \mathrm{tCP}- \\ \mathrm{DED}(\mathrm{~min}) \end{gathered}$ | - | $\begin{array}{\|c\|} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n})+ \\ \mathrm{tCP}- \\ \mathrm{DED}(\mathrm{~min}) \end{array}$ | - | $\begin{array}{\|c\|} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n})+ \\ \mathrm{tCP}- \\ \mathrm{DED}(\mathrm{~min}) \end{array}$ | - | $\begin{array}{\|c\|} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n})+ \\ \mathrm{tCP}- \\ \mathrm{DED}(\mathrm{~min}) \end{array}$ | - | TBD | - |  |  |
| Valid clock requirement after MPSM entry | tCKMPE |  | - | tMOD (mi <br> n) + tCP- <br> DED(min) | - |  | - |  | - | TBD | - |  |  |
| Valid clock requirement before MPSM exit | tCKMPX | $\underset{\text { min) }}{\operatorname{tCKSRX}( }$ | - | tCKSRX( $\min$ ) | - | $\begin{gathered} \text { tCKSRX( } \\ \min ) \end{gathered}$ | - | $\begin{array}{\|c} \substack{\text { tCKSRX } \\ \text { min })} \end{array}$ | - | TBD | - |  |  |
| Exit MPSM to commands not requiring a locked DLL | tXMP | tXS(min) | - | tXS(min) | - | tXS(min) | - | tXS(min) | - | TBD | - |  |  |
| Exit MPSM to commands requiring a locked DLL | tXMPDLL | $\begin{gathered} \hline \mathrm{tXMP}(\mathrm{~min} \\ )+ \\ \text { tXS- } \\ \text { DLL(min) } \\ \hline \end{gathered}$ | - | $\begin{array}{\|c} \hline \text { tXMP(min } \\ \text { }+ \\ \text { tXS- } \\ \text { DLL(min } \end{array}$ | - | $\begin{gathered} \mathrm{tXMP}(\mathrm{~min} \\ \mathrm{f} \\ \text { tXS- } \\ \mathrm{DLL}(\mathrm{~min}) \end{gathered}$ | - | $\begin{gathered} \text { tXMP(min } \\ \text { ) } \\ \text { tXS- } \\ \text { DLL(min) } \\ \hline \end{gathered}$ | - | TBD | - |  |  |
| CS setup time to CKE | tMPX_S | $\begin{aligned} & \hline \mathrm{tIS}(\min )+ \\ & \mathrm{tIHL}(\min ) \end{aligned}$ | - | $\begin{aligned} & \hline \text { tIS(min) }+ \\ & \text { tIHL(min) } \end{aligned}$ | - | $\begin{aligned} & \hline \mathrm{tIS}(\min )+ \\ & \mathrm{tIHL}(\min ) \end{aligned}$ | - | $\begin{aligned} & \hline \mathrm{tIS}(\min )+ \\ & \mathrm{tIHL}(\min ) \end{aligned}$ | - | TBD | - |  |  |
| Calibration Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Power-up and RESET calibration time | tZQinit | 1024 | - | 1024 | - | 1024 | - | 1024 | - | 1024 | - | nCK |  |
| Normal operation Full calibration time | tZQoper | 512 | - | 512 | - | 512 | - | 512 | - | 512 | - | nCK |  |
| Normal operation Short calibration time | tZQCS | 128 | - | 128 | - | 128 | - | 128 | - | 128 | - | nCK |  |
| Reset/Self Refresh Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Exit Reset from CKE HIGH to a valid command | tXPR | ${ }_{(5 \mathrm{nCK}, \mathrm{tR}}^{\max }$ FC(min) + 10ns) | - |  | - |  | - |  | - |  | - | nCK |  |
| Exit Self Refresh to commands not requiring a locked DLL | tXS | $\begin{gathered} \text { tRFC(min } \\ )+10 \mathrm{~ns} \end{gathered}$ | - | $\begin{gathered} \hline \text { tRFC(min } \\ \text { ) }+10 \mathrm{~ns} \end{gathered}$ | - | $\begin{gathered} \hline \text { tRFC(min } \\ )+10 \mathrm{~ns} \end{gathered}$ | - | $\begin{gathered} \hline \text { tRFC(min } \\ )+10 \mathrm{~ns} \end{gathered}$ | - | $\begin{gathered} \hline \operatorname{tRFC}(\min \\ )+10 \mathrm{~ns} \end{gathered}$ | - | nCK |  |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT |  | tRFC4(mi <br> $\mathrm{n})+10 \mathrm{~ns}$ | - | $\begin{array}{\|l} \hline \text { tRFC4 }(\mathrm{mi} \\ \mathrm{n})+10 \mathrm{~ns} \end{array}$ | - | tRFC4 (mi $\mathrm{n})+10 \mathrm{~ns}$ | - | tRFC4 (mi n)+10ns | - | tRFC4 (mi $\mathrm{n})+10 \mathrm{~ns}$ | - | nCK |  |
| Exit Self Refresh to ZQCL,ZQCS and MRS (CL,CWL,WR,RTP and Gear Down) | $\underset{(\min )}{\mathrm{tXS} \text { PAST }}$ | $\begin{aligned} & \text { tRFC4(mi } \\ & \mathrm{n})+10 \mathrm{~ns} \end{aligned}$ | - | $\begin{array}{\|l\|} \hline \text { tRFC4(mi } \\ \mathrm{n})+10 \mathrm{~ns} \end{array}$ | - | $\begin{aligned} & \text { tRFC4(mi } \\ & \mathrm{n})+10 \mathrm{~ns} \end{aligned}$ | - | $\begin{aligned} & \hline \text { tRFC4(mi } \\ & \mathrm{n})+10 \mathrm{~ns} \end{aligned}$ | - | $\begin{aligned} & \hline \text { tRFC4(mi } \\ & \mathrm{n})+10 \mathrm{~ns} \end{aligned}$ | - | nCK |  |
| Exit Self Refresh to commands requiring a locked DLL | tXSDLL | $\begin{gathered} \hline \text { tDLLK(mi } \\ \mathrm{n}) \end{gathered}$ | - | $\begin{aligned} & \text { tDLLK(mi } \\ & \mathrm{n}) \end{aligned}$ | - | tDLLK(mi n) | - | $\begin{array}{\|c} \hline \begin{array}{c} \text { tDLLK (mi } \\ \mathrm{n}) \end{array} \\ \hline \end{array}$ | - | tDLLK(mi <br> n) | - | nCK |  |
| Minimum CKE low width for Self refresh entry to exit timing | tCKESR | $\begin{gathered} \mathrm{tCKE}(\min \\ )+1 \mathrm{nCK} \end{gathered}$ | - | tCKE(min ) +1 nCK | - | $\begin{gathered} \text { tCKE(min } \\ \text { )+1nCK } \end{gathered}$ | - | $\begin{gathered} \text { tCKE(min } \\ \text { )+1nCK } \end{gathered}$ | - | $\begin{gathered} \text { tCKE(min } \\ \text { ) }+1 \mathrm{nCK} \end{gathered}$ | - | nCK |  |


| Speed |  | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| Minimum CKE low width for Self refresh entry to exit timing with CA Parity enabled | tCKESR_PAR | $\begin{gathered} \text { tCKE (min } \\ )^{+} \\ \text {1nCK+PL } \end{gathered}$ | - | $\begin{gathered} \text { tCKE(min } \\ )^{+} \\ \text {1nCK+PL } \end{gathered}$ | - | $\begin{gathered} \mathrm{tCKE}(\mathrm{~min} \\ 1+ \\ 1 \mathrm{t} \\ \mathrm{nCK}+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \text { tCKE(min } \\ \text { )+ } \\ \text { 1nCK+PL } \end{gathered}$ | - | $\begin{gathered} \text { tCKE }(\text { min } \\ )+ \\ \text { } \mathrm{nCK}+\mathrm{PL} \end{gathered}$ | - | nCK |  |
| Valid Clock Requirement after Self Refresh Entry (SRE) or Power-Down Entry (PDE) | tCKSRE | $\max (5 n C$ K, 10ns) | - | $\max (5 \mathrm{nC}$ <br> K,10ns) | - | $\max (5 \mathrm{nC}$ $\mathrm{K}, 10 \mathrm{~ns})$ | - | $\left.\begin{array}{\|c} \max \\ (5 \mathrm{nCK}, 10 \\ \mathrm{ns}) \end{array} \right\rvert\,$ | - | $\begin{array}{\|c\|} \hline \max _{\substack{(5 \mathrm{nCK}, 10 \\ \mathrm{~ns})}} . \\ \hline \end{array}$ | - | nCK |  |
| Valid Clock Requirement after Self Refresh Entry (SRE) or Power-Down when CA Parity is enabled | tCKSRE_PAR | $\begin{aligned} & \max ^{(5 n C K, 10} \\ & \text { ns })+\mathrm{PL} \end{aligned}$ | - | $\begin{gathered} \max ^{(5 n C K, 10} \\ \text { ns })+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \max ^{(5 \mathrm{nCK}, 10} \\ \mathrm{ns})+\mathrm{PL} \end{gathered}$ | - | $\begin{gathered} \max ^{(5 \mathrm{nCK}, 10} \\ \mathrm{ns})+\mathrm{PL} \end{gathered}$ | - | $\begin{array}{\|c\|c\|} \hline \max ^{(5 n C K, 10} \\ \text { ns })+ \text { PL } \end{array}$ | - | nCK |  |
| Valid Clock Requirement before Self Refresh Exit (SRX) or Power-Down Exit (PDX) or Reset Exit | tCKSRX | $\max (5 \mathrm{nC}$ <br> K, 10ns) | - | $\max (5 \mathrm{nC}$ <br> K,10ns) | - | $\max (5 \mathrm{nC}$ <br> K,10ns) | - | $\left\lvert\, \begin{gathered} \max _{\mathrm{ns})} \end{gathered}\right.$ | - | $\underset{\substack{\max \\(5 \mathrm{nCK}, 10 \\ \mathrm{~ns})}}{ }$ | - | nCK |  |
| Power Down Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Exit Power Down with DLL on to any valid command;Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | tXP | $\max _{\substack{(4 \mathrm{nCK}, 6 \mathrm{n} \\ \mathrm{~s})}}$ | - | $\max _{\substack{(4 \mathrm{nCK}, 6 \mathrm{n} \\ \mathrm{~s})}}$ | - | $\max _{\substack{(4 n C K, 6 n \\ s)}}$ | - | $\underset{(4 \mathrm{nCK}, 6 \mathrm{n}}{\max _{( }}$ | - | $\max _{\substack{(4 \mathrm{nCK}, 6 \mathrm{n} \\ \mathrm{~s})}}$ | - | nCK |  |
| CKE minimum pulse width | tCKE | $\begin{gathered} \max \\ (3 \mathrm{nCK}, \\ 5 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \max _{\substack{(3 n C K \\ 5 n s) \\ 5 n s}}, \end{gathered}$ | - | $\begin{gathered} \max \\ (3 \mathrm{nCK}, \\ 5 \mathrm{~ns}) \end{gathered}$ | - | $\begin{gathered} \max _{\substack{(3 n C K \\ 5 \mathrm{~ns})}}, \end{gathered}$ | - |  | - | nCK | 31,32 |
| Command pass disable delay | tCPDED | 4 | - | 4 | - | 4 | - | 4 | - | 4 | - | nCK |  |
| Power Down Entry to Exit Timing | tPD | $\begin{gathered} \mathrm{tCKE}(\min \\ ) \end{gathered}$ | 9**REFI | $\begin{gathered} \mathrm{tCKE}(\text { min } \\ \hline \end{gathered}$ | 9**REFI | $\underset{)}{\mathrm{tCKE}(\min }$ | 9**REFI | $\begin{array}{\|c\|} \hline \text { tCKE }(\min \\ ) \end{array}$ | 9*REFI | $\begin{array}{\|c\|} \hline \mathrm{tCKE}(\min \\ ) \end{array}$ | 9**REFI | nCK | 6 |
| Timing of ACT command to Power Down entry | tactPden | 1 | - | 1 | - | 2 | - | 2 | - | 2 | - | nCK | 7 |
| Timing of PRE or PREA command to Power Down entry | tPRPDEN | 1 | - | 1 | - | 2 | - | 2 | - | 2 | - | nCK | 7 |
| Timing of RD/RDA command to Power Down entry | tRDPDEN | RL+4+1 | - | RL+4+1 | - | RL+4+1 | - | RL+4+1 | - | RL+4+1 | - | nCK |  |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF) | tWRPDEN | $\begin{gathered} \text { WL+4+(t } \\ \text { WR/ } \\ \text { tCK(avg)) } \end{gathered}$ | - | $\begin{gathered} \text { WL+4+(t } \\ \text { WR/ } \\ \text { tCK(avg)) } \end{gathered}$ | - | $\begin{aligned} & \text { WL+4+(t } \\ & \text { WR/ } \\ & \text { tCK(avg)) } \end{aligned}$ | - | WL+4+(t WR/ tCK(avg)) | - | $\begin{gathered} \hline \text { WL+4+(t } \\ \text { WR/ } \\ \text { tCK(avg)) } \end{gathered}$ | - | nCK | 4 |
| Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF) | tWRAPDEN | $\begin{gathered} \mathrm{WL}+4+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+4+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+4+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{array}{\|c\|} \hline W L+4+W \\ R+1 \end{array}$ | - | $\begin{array}{\|c\|} \hline W L+4+W \\ R+1 \end{array}$ | - | nCK | 5 |
| Timing of WR command to Power Down entry (BC4MRS) | tWRP- <br> BC4DEN | $\begin{gathered} \hline \mathrm{WL+2+(t} \\ \mathrm{WR} / \mathrm{t} \\ \text { tCK(avg)) } \end{gathered}$ | - | WL+2+(t WR/ tCK(avg)) | - | $\begin{gathered} \hline \mathrm{WL}+2+(\mathrm{t} \\ \mathrm{WR} / \\ \mathrm{tCK}(\mathrm{avg}) \mathrm{s} \end{gathered}$ | - | $\begin{gathered} \hline \mathrm{WL+2+(t} \\ \mathrm{WR} / \\ \mathrm{tCK}(\mathrm{avg})) \end{gathered}$ | - | $\begin{aligned} & \text { WL+2+(t } \\ & \text { WR/ } \\ & \text { tCK(avg) } \end{aligned}$ | - | nCK | 4 |
| Timing of WRA command to Power Down entry (BC4MRS) | tWRAPBC4DEN | $\begin{gathered} W L+2+W \\ R+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+2+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+2+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+2+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | $\begin{gathered} \mathrm{WL}+2+\mathrm{W} \\ \mathrm{R}+1 \end{gathered}$ | - | nCK | 5 |
| Timing of REF command to Power Down entry | tREFPDEN | 1 | - | 1 | - | 2 | - | 2 | - | 2 | - | nCK | 7 |
| Timing of MRS command to Power Down entry | tMRSPDEN | $\begin{gathered} \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n}) \end{gathered}$ | - | $\begin{gathered} \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n}) \end{gathered}$ | - | $\mathrm{tMOD}(\mathrm{mi}$ <br> n) | - | $\begin{gathered} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n}) \end{gathered}$ | - | $\begin{gathered} \hline \mathrm{tMOD}(\mathrm{mi} \\ \mathrm{n}) \\ \hline \end{gathered}$ | - | nCK |  |
| PDA Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Mode Register Set command cycle time in PDA mode | tMRD_PDA | $\begin{aligned} & \max (16 \mathrm{n} \\ & \mathrm{CK}, 10 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \text { max(16n } \\ & \text { CK,10ns) } \end{aligned}$ | - | $\begin{aligned} & \hline \max (16 \mathrm{n} \\ & \mathrm{CK}, 10 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \hline \max (16 \mathrm{n} \\ & \mathrm{CK}, 10 \mathrm{~ns}) \end{aligned}$ | - | $\begin{aligned} & \hline \max (16 \mathrm{n} \\ & \mathrm{CK}, 10 \mathrm{~ns}) \end{aligned}$ | - | nCK |  |
| Mode Register Set command update delay in PDA mode | tMOD_PDA | tM |  | tM |  | tM |  |  |  | tM |  | nCK |  |
| ODT Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Asynchronous RTT turn-on delay (PowerDown with DLL frozen) | tAONAS | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | ns |  |
| Asynchronous RTT turn-off delay (PowerDown with DLL frozen) | tAOFAS | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | 1.0 | 9.0 | ns |  |
| RTT dynamic change skew | tADC | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | tCK(avg) |  |
| Write Leveling Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| First DQS_t/DQS_n rising edge after write leveling mode is programmed | tWLMRD | 40 | - | 40 | - | 40 | - | 40 | - | 40 | - | nCK | 12 |
| DQS_t/DQS_n delay after write leveling mode is programmed | tWLDQSEN | 25 | - | 25 | - | 25 | - | 25 | - | 25 | - | nCK | 12 |
| Write leveling setup time from rising $\mathrm{CK}_{-}$t, CK_c crossing to rising DQS_t/DQS_n crossing | tWLS | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | tCK(avg) |  |
| Write leveling hold time from rising DQS_t/ DQS_n crossing to rising CK_t, CK_ crossing | tWLH | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | 0.13 | - | tCK(avg) |  |
| Write leveling output delay | tWLO | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | 0 | 9.5 | ns |  |
| Write leveling output error | tWLOE | 0 | 2 | 0 | 2 | 0 | 2 | 0 | 2 | 0 | 2 | ns |  |
| CA Parity Timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Commands not guaranteed to be executed during this time | tPAR UNKNOWN | - | PL | - | PL | - | PL | - | PL | - | PL | nCK |  |


| Speed |  | DDR4-1600 |  | DDR4-1866 |  | DDR4-2133 |  | DDR4-2400 |  | DDR4-2666 |  | Units | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |  |
| Delay from errant command to ALERT_n assertion | $\begin{array}{\|l\|} \hline \text { tPAR_ALERT_ON } \\ \hline \end{array}$ | - | PL+6ns | - | PL+6ns | - | PL+6ns | - | PL+6ns | - | PL+6ns | nCK |  |
| Pulse width of ALERT_n signal when asserted | $\begin{array}{\|c} \text { tPAR_ALERT_ }_{\text {PW }} \end{array}$ | 48 | 96 | 56 | 112 | 64 | 128 | 72 | 144 | 80 | 160 | nCK |  |
| Time from when Alert is asserted till controller must start providing DES commands in Persistent CA parity mode | $\begin{gathered} \text { tPAR_ALERT } \\ \text { _RSP } \end{gathered}$ | - | 43 | - | 50 | - | 57 | - | 64 | - | 71 | nCK |  |
| Parity Latency | PL |  |  |  |  |  |  |  |  |  |  | nCK |  |
| CRC Error Reporting |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CRC error to ALERT_n latency | tCRC_ALERT | 3 | 13 | 3 | 13 | 3 | 13 | 3 | 13 | 3 | 13 | ns |  |
| CRC ALERT_n pulse width | $\begin{gathered} \hline \text { CRC_ALERT_ } \\ \text { PW } \end{gathered}$ | 6 | 10 | 6 | 10 | 6 | 10 | 6 | 10 | 6 | 10 | nCK |  |
| Geardown timing |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Exit RESET from CKE HIGH to a valid MRS geardown (T2/Reset) | tXPR_GEAR | - | - | - | - | - | - | - | - |  |  |  |  |
| CKE High Assert to Gear Down Enable time(T2/CKE) | tXS_GEAR | - | - | - | - | - | - | - | - |  |  |  |  |
| MRS command to Sync pulse time(T3) | $\underset{R}{\text { tSYNC_GEA }}$ | - | - | - | - | - | - | - | - | TBD | - |  | 27 |
| Sync pulse to First valid command(T4) | tCMD_GEAR | - | - | - | - | - | - | - | - |  |  |  | 27 |
| Geardown setup time | tGEAR_setup | - | - | - | - | - | - | - | - | 2 | - | nCK |  |
| Geardown hold time | tGEAR_hold | - | - | - | - | - | - | - | - | 2 | - | nCK |  |
| tREFI |  |  |  |  |  |  |  |  |  |  |  |  |  |
| tRFC1 (min) | 2Gb | 160 | - | 160 | - | 160 | - | 160 | - | 160 | - | ns | 34 |
|  | 4Gb | 260 | - | 260 | - | 260 | - | 260 | - | 260 | - | ns | 34 |
|  | 8Gb | 350 | - | 350 | - | 350 | - | 350 | - | 350 | - | ns | 34 |
|  | 16Gb | TBD | - | TBD | - | TBD | - | 550 | - | 550 | - | ns | 34 |
| tRFC2 (min) | 2Gb | 110 | - | 110 | - | 110 | - | 110 | - | 110 | - | ns | 34 |
|  | 4Gb | 160 | - | 160 | - | 160 | - | 160 | - | 160 | - | ns | 34 |
|  | 8Gb | 260 | - | 260 | - | 260 | - | 260 | - | 260 | - | ns | 34 |
|  | 16Gb | TBD | - | TBD | - | TBD | - | 350 | - | 350 | - | ns | 34 |
| tRFC4 (min) | 2Gb | 90 | - | 90 | - | 90 | - | 90 | - | 90 | - | ns | 34 |
|  | 4Gb | 110 | - | 110 | - | 110 | - | 110 | - | 110 | - | ns | 34 |
|  | 8Gb | 160 | - | 160 | - | 160 | - | 160 | - | 160 | - | ns | 34 |
|  | 16Gb | TBD | - | TBD | - | TBD | - | 260 | - | 260 | - | ns | 34 |

## NOTE :

1. Start of internal write transaction is defined as follows

For BL8 (Fixed by MRS and on-the-fly) : Rising clock edge 4 clock cycles after WL.
For BC4 (on-the-fly) : Rising clock edge 4 clock cycles after WL.
For BC4 (fixed by MRS) : Rising clock edge 2 clock cycles after WL.
2. A separate timing parameter will cover the delay from write to read when CRC and DM are simultaneously enabled
3. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.
4. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR/tCK to the next integer.
5. WR in clock cycles as programmed in MRO.
6. tREFI depends on TOPER.
7. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operations.
8. For these parameters, the DDR4 SDRAM device supports tnPARAM[nCK]=RU\{tPARAM[ns]/tCK(avg)[ns]\}, which is in clock cycles assuming all input clock jitter specifications are satisfied
9. When CRC and DM are both enabled, tWR_CRC_DM is used in place of tWR.
10. When CRC and DM are both enabled tWTR_S_CRC_DM is used in place of tWTR_S.
11. When CRC and DM are both enabled tWTR_L_CRC_DM is used in place of tWTR_L.
12. The max values are system dependent.
13. DQ to DQS total timing per group where the total includes the sum of deterministic and random timing terms for a specified BER. BER spec and measurement method are tbd.
14. The deterministic component of the total timing. Measurement method tbd.
15. DQ to DQ static offset relative to strobe per group. Measurement method tbd.
16. This parameter will be characterized and guaranteed by design.
17. When the device is operated with the input clock jitter, this parameter needs to be derated by the actual tjit(per)_total of the input clock. (output deratings are relative to the SDRAM input clock). Example tbd.
18. DRAM DBI mode is off.
19. DRAM DBI mode is enabled. Applicable to $x 8$ and $x 16$ DRAM only.
20. tQSL describes the instantaneous differential output low pulse width on DQS_t - DQS_c, as measured from on falling edge to the next consecutive rising edge
21. tQSH describes the instantaneous differential output high pulse width on DQS_t-DQS_c, as measured from on falling edge to the next consecutive rising edge
22. There is no maximum cycle time limit besides the need to satisfy the refresh interval tREFI
23. $\mathrm{tCH}(\mathrm{abs})$ is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge
24. $\mathrm{tCL}(\mathrm{abs})$ is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge
25. Total jitter includes the sum of deterministic and random jitter terms for a specified BER. BER target and measurement method are tbd.
26. The deterministic jitter component out of the total jitter. This parameter is characterized and gauranteed by design.
27. This parameter has to be even number of clocks
28. When CRC and DM are both enabled, tWR_CRC_DM is used in place of tWR.
29. When CRC and DM are both enabled tWTR_S_CRC_DM is used in place of tWTR_S.
30. When CRC and DM are both enabled tWTR_L_CRC_DM is used in place of tWTR_L.
31. After CKE is registered LOW, CKE signal level shall be maintained below VILDC for tCKE specification (Low pulse width ).
32. After CKE is registered HIGH, CKE signal level shall be maintained above VIHDC for tCKE specification (HIGH pulse width ).
33. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
34. Parameters apply from tCK (avg)min to tCK (avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.
35. This parameter must keep consistency with Speed-Bin Tables .
36. DDR4-1600 AC timing apply if DRAM operates at lower than $1600 \mathrm{MT} / \mathrm{s}$ data rate. Ul=tCK(avg).min/2
37. applied when DRAM is in DLL ON mode.
38. Assume no jitter on input clock signals to the DRAM
39. Value is only valid for RZQ/7 RONNOM $=34$ ohms
40. 1tCK toggle mode with setting MR4:A11 to 0
41. 2tCK toggle mode with setting MR4:A11 to 1 , which is valid for DDR4-2400/2666/3200 speed grade.
42. 1tCK mode with setting MR4:A12 to 0
43. 2tCK mode with setting MR4:A12 to 1 , which is valid for DDR4-2400/2666/3200 speed grade.
44. The maximum read preamble is bounded by tLZ(DQS)min on the left side and tDQSCK (max) on the right side.
45. DQ falling signal middle-point of transferring from High to Low to first rising edge of DQS diff-signal cross-point
46. last falling edge of DQS diff-signal cross-point to DQ rising signal middle-point of transferring from Low to High
47. VrefDQ value must be set to either its midpoint or Vcent_DQ(midpoint) in order to capture DQ0 or DQLO low level for entering PDA mode.
48. The maximum read postamble is bound by tDQSCK $(\mathrm{min})$ plus $\mathrm{tQSH}(\mathrm{min})$ on the left side and $\mathrm{tHZ}(\mathrm{DQS})$ max on the right side.
49. Reference level of DQ output signal is specified with a midpoint as a widest part of Output signal eye which should be approximately 0.7 * VDDQ as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to VTT = VDDQ .

### 14.4 The DQ input receiver compliance mask for voltage and timing

The DQ input receiver compliance mask for voltage and timing is shown in the figure below. The receiver mask (Rx Mask) defines area the input signal must not encroach in order for the DRAM input receiver to be expected to be able to successfully capture a valid input signal; it is not the valid data-eye.


Figure 24. DQ Receiver( Rx ) compliance mask


Figure 25. Across pin Vref DQ voltage variation

The Vref_DQ voltage is an internal reference voltage level that shall be set to the properly trained setting, which is generally Vcent_DQ(midpoint), in order to have valid Rx Mask values.
Vcent_DQ is defined as the midpoint between the largest Vref_DQ voltage level and the smallest Vref_DQ voltage level across all DQ pins for a given DDR4 DRAM component. Each DQ pin Vref level is defined by the center, i.e. widest opening, of the cumulative data input eye as depicted in
Figure 24.This clarifies that any DDR4 DRAM component level variation must be accounted for within the DDR4 DRAM Rx mask. The component level Vref will be set by the system to account for Ron and ODT settings.

DQS, DQs Data-in at DRAM Ball Rx Mask


NOTE : DQx represents an optimally centered mask.
DQy represents earliest valid mask.
DQz represents latest valid mask.

DQS, DQs Data-in at DRAM Ball
Rx Mask - Alternative View


NOTE : DRAMa represents a DRAM without any DQS/DQ skews.
DRAMb represents a DRAM with early skews (negative $\mathrm{t}_{\mathrm{DQS} 2 \mathrm{DQ}}$ ).

NOTE : Figures show skew allowed between DRAM to DRAM and DQ to DQ for a DRAM. Signals assume data centered aligned at DRAM Latch. TdiPW is not shown; composite data-eyes shown would violate TdiPW.
VCENT DQ(midpoint) is not shown but is assummed to be midpoint of VdiVW..

Figure 26. DQS to DQ and DQ to DQ Timings at DRAM Balls

All of the timing terms in Figure 26 are measured at the VdIVW_total voltage levels centered around Vcent_DQ(midpoint) and are referenced to the DQS_t/DQS_c center aligned to the DQ per pin.

The rising edge slew rates are defined by srr1 and srr2. The slew rate measurement points for a rising edge are shown in Figure 5A below: A low to high transition tr1 is measured from $0.5^{*} \mathrm{VdiVW}(\max )$ below Vcent_DQ(midpoint) to the last transition through $0.5^{*} \mathrm{VdiVW}$ (max) above Vcent_DQ(midpoint) while $\operatorname{tr} 2$ is measured from the last transition through $0.5^{*} \mathrm{VdiV} \overline{\mathrm{V}}(\max )$ above $\mathrm{Vcent} \mathrm{\_DQ(midpoint)}$ ) to the first transition through the $0.5^{*} \mathrm{VIHL} \_A C(\min )$ above Vcent_DQ(midpoint).

Rising edge slew rate equations:
srr1 $=$ VdIVW (max) / tr1
srr2 $=($ VIHL_AC(min $)-\operatorname{VdIVW}(\max )) /\left(2^{*} \operatorname{tr} 2\right)$


Figure 27. Slew Rate Conditions For Rising Transition

The falling edge slew rates are defined by srf1 and srf2. The slew rate measurement points for a falling edge are shown in Figure 5B below: A high to low transition tf1 is measured from $0.5^{*} \mathrm{VdiVW}(\max )$ above Vcent_DQ(midpoint) to the last transition through $0.5^{*} \mathrm{VdiVW}$ (max) below Vcent_DQ(midpoint) while tf2 is measured from the last transition through $0.5^{*} \mathrm{VdiVW}(\max )$ below V cent_DQ(midpoint) to the first transition through the $0.5^{*} \mathrm{VIHL} \_\mathrm{AC}(\mathrm{min})$ below Vcent_DQ(pin mid).

Falling edge slew rate equations:
srf1 = VdIVW (max) /tf1
srf2 $=($ VIHL_AC(min) $-\operatorname{VdIVW(max})) /\left(2^{*} t f 2\right)$


Figure 28. Slew Rate Conditions For Falling Transition
[ Table 54 ] DRAM DQs In Receive Mode; * Ul=tck(avg)min/2

| Symbol | Parameter | 1600/1866/2133 |  | 2400 |  | 2666 |  | Unit | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | min | max | min | max | min | max |  |  |
| VdIVW | Rx Mask voltage - pk-pk | - | 136 | - | 130 | - | 120 | mV | 1,2,10 |
| TdIVW | Rx timing window | - | 0.2 | - | 0.2 | - | 0.22 | UI* | 1,2,10 |
| VIHL_AC | DQ AC input swing pk-pk | 186 | - | 160 | - | 150 | - | mV | 3,4,10 |
| TdIPW | DQ input pulse width | 0.58 |  | 0.58 |  | 0.58 | - | UI* | 5,10 |
| tDQS2DQ | Rx Mask DQS to DQ offset | -0.17 | 0.17 | -0.17 | 0.17 | -0.19 | 0.19 | UI* | 6, 10 |
| tDQ2DQ | Rx Mask DQ to DQ offset | - | tbd | - | tbd | - | 0.105 | UI* | 7 |
| srr1, srf1 | Input Slew Rate over VdIVW if tCK $>=0.935 \mathrm{~ns}$ | 1.0 | 9 | 1.0 | 9 | 1.0 | tbd | V/ns | 8,10 |
|  | Input Slew Rate over <br> VdIVW if $0.935 \mathrm{~ns}>\mathrm{tCK}>=0.625 \mathrm{~ns}$ | - | - | 1.25 | 9 | 1.25 | tbd | V/ns | 8,10 |
| srr2 | Rising Input Slew Rate over 1/2 VIHL_AC | 0.2*srr1 | 9 | 0.2*srr1 | 9 | 0.2*srr1 | tbd | V/ns | 9,10 |
| srf2 | Falling Input Slew Rate over $1 / 2 \mathrm{VIHL}$ _AC | 0.2*srf1 | 9 | 0.2*srf1 | 9 | 0.2*srr1 | tbd | V/ns | 9,10 |

## NOTE :

1. Data Rx mask voltage and timing total input valid window where VdIVW is centered around Vcent_DQ( midpoint) after VrefDQ training is completed. The data Rx mask is applied per bit and should include voltage and temperature drift terms. The input buffer design specification is to achieve at least a BER $=e-16$ when the RxMask is not violated. The BER will be characterized and extrapolated if necessary using a dual dirac method from a higher BER(tbd).
2. Defined over the DQ internal Vref range 1.
3. See Overshoot and Undershoot Specifications.
4. DQ input pulse signal swing into the receiver must meet or exceed VIHL AC(min). . VIHL_AC(min) is to be achieved on an UI basis when a rising and falling edge occur in the same UI, i.e. a valid TdiPW.
5. DQ minimum input pulse width defined at the Vcent_DQ( midpoint)
6. DQS to DQ offset is skew between DQS and DQs within a nibble ( $x 4$ ) or word ( $x 8, \mathrm{x} 16$ ) at the DDR4 SDRAM balls over process, voltage, and temperature.
7. DQ to DQ offset is skew between DQs within a nibble ( $x 4$ ) or word ( $x 8, x 16$ ) at the DDR4 SDRAM balls for a given component over process, voltage, and temperature.
8. Input slew rate over VdIVW Mask centered at Vcent_DQ( midpoint). Slowest DQ slew rate to fastest DQ slew rate per transition edge must be within $1.7 \mathrm{~V} / \mathrm{ns}$ of each other. 9. Input slew rate between VdIVW Mask edge and VIHL_AC(min) points.
9. All Rx Mask specifications must be satisfied for each UI. For example, if the minimum input pulse width is violated when satisfying TdiVW(min), VdiVW(max), and minimum slew rate limits, then either $\mathrm{TdiVW}(\mathrm{min})$ or minimum slew rates would have to be increased to the point where the minimum input pulse width would no longer be violated.

### 14.5 DDR4 Function Matrix

DDR4 SDRAM has several features supported by ORG and also by Speed. The following Table is the summary of the features.
[ Table 55 ] Function Matrix (By ORG. V:Supported, Blank:Not supported)

| Functions | x4 | x8 | x16 | NOTE |
| :---: | :---: | :---: | :---: | :---: |
| Write Leveling | V | V | V |  |
| Temperature controlled Refresh | V | V | V |  |
| Low Power Auto Self Refresh | V | V | V |  |
| Fine Granularity Refresh | V | V | V |  |
| Multi Purpose Register | V | V | V |  |
| Data Mask |  | V | V |  |
| Data Bus Inversion |  | V | V |  |
| TDQS |  | V |  |  |
| ZQ calibration | V | V | V |  |
| DQ Vref Training | V | V | V |  |
| Per DRAM Addressability | V | V | V |  |
| Mode Register Readout | V | V | V |  |
| CAL | V | V | V |  |
| WRITE CRC | V | V | V |  |
| CA Parity | V | V | V |  |
| Control Gear Down Mode | V | V | V |  |
| Programmable Preamble | V | V | V |  |
| Maximum Power Down Mode | V | V |  |  |
| Boundary Scan Mode |  |  | V |  |
| Additive Latency | V | V |  |  |
| 3DS | V | V |  |  |

[ Table 56 ] Function Matrix (By Speed. V:Supported, Blank:Not supported)

| Functions | DLL Off mode | DLL On mode |  |  | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | equal or slower than 250Mbps | 1600/1866/2133 Mbps | 2400Mbps | 2666Mbps |  |
| Write Leveling | V | V | V | V |  |
| Temperature controlled Refresh | V | V | V | V |  |
| Low Power Auto Self Refresh | V | V | V | V |  |
| Fine Granularity Refresh | V | V | V | V |  |
| Multi Purpose Register | V | V | V | V |  |
| Data Mask | V | V | V | V |  |
| Data Bus Inversion | V | V | V | V |  |
| TDQS |  | V | V | V |  |
| ZQ calibration | V | V | V | V |  |
| DQ Vref Training | V | V | V | V |  |
| Per DRAM Addressability |  | V | V | V |  |
| Mode Register Readout | V | V | V | V |  |
| CAL |  | V | V | V |  |
| WRITE CRC |  | V | V | V |  |
| CA Parity |  | V | V | V |  |
| Control Gear Down Mode |  |  |  | V |  |
| Programmable Preamble ( = 2tCK) |  |  | V | V |  |
| Maximum Power Down Mode |  | V | V | V |  |
| Boundary Scan Mode | V | V | V | V |  |
| 3DS | V | V | V | V |  |


[^0]:    NOTE 1 : Page size is the number of bytes of data delivered from the array to the internal sense amplifiers when an ACTIVE command is registered.
    Page size is per bank, calculated as follows:
    page size $=2$ COLBITS * ORG $\div 8$
    where, COLBITS $=$ the number of column address bits, $\quad O R G=$ the number of $I / O(D Q)$ bits

