## 8Mb Sync. Burst SRAM Specification

# 100 TQFP with Pb & Pb-Free (RoHS compliant)

INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE,

TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED

ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.

- 1. For updates or additional information about Samsung products, contact your nearest Samsung office.
- 2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where Product failure couldresult in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.
  - \* Samsung Electronics reserves the right to change products or specification without notice.



## **Document Title**

#### 256Kx36 & 512Kx18-Bit Synchronous Burst SRAM

## **Revision History**

| Rev. No. | History                                              | Draft Date      | <u>Remark</u> |
|----------|------------------------------------------------------|-----------------|---------------|
| 0.0      | Initial draft                                        | May. 18 . 2001  | Preliminary   |
| 0.1      | Add x32 org part and industrial temperature part     | Aug. 11. 2001   | Preliminary   |
| 0.2      | 1. change scan order(1) form 4T to 6T at 119BGA(x18) | Aug. 28. 2001   | Preliminary   |
| 1.0      | Final spec release     Change ISB2 form 50mA to 60mA | Nov. 16. 2001   | Final         |
| 2.0      | Change ordering information( remove 225MHz at SPB)   | April. 01. 2002 | Final         |
| 2.1      | 1. Delete 119BGA package                             | April. 04. 2003 | Final         |
| 3.0      | Remove x32 organization     Remove -85 speed bin     | Nov. 17. 2003   | Final         |
| 4.0      | 1. Add the lead-free package type                    | May 31, 2005    | Final         |
| 5.0      | 1. Add the overshoot timing                          | Feb. 16. 2006   | Final         |
| 6.0      | 1. Change ordering information                       | Apri. 03. 2006  | Final         |

The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.



### **8Mb SB SRAM Ordering Information**

| Org.    | VDD (V) | Speed (ns) | Access Time (ns) | Part Number                                       | RoHS Avail.  |
|---------|---------|------------|------------------|---------------------------------------------------|--------------|
| 512Kx18 | 3.3     | 7.5        | 6.5              | K7B801825B-P(Q)1C(I)265                           | $\checkmark$ |
| 3121010 | 3.3     | 8.5        | 7.5              | K7B801825B-Q3C(I)275                              | •            |
| 256Kx36 | 3.3     | 7.5        | 6.5              | K7B803625B-P(Q) <sup>1</sup> C(I) <sup>2</sup> 65 | $\sqrt{}$    |
| 230100  | 3.3     | 8.5        | 7.5              | K7B803625B-Q3C(I)275                              | •            |

Note 1. P(Q) [Package type]: P-Pb Free, Q-Pb

- 2. C(I) [Operating Temperature]: C-Commercial, I-Industrial
- 3. Support only Pb package Parts. For Pb-Free package, use faster frequency parts.

#### 256Kx36 & 512Kx18-Bit Synchronous Burst SRAM

#### **FEATURES**

- · Synchronous Operation.
- · On-Chip Address Counter.
- · Self-Timed Write Cycle.
- · On-Chip Address and Control Registers.
- 3.3V+0.165V/-0.165V Power Supply.
- I/O Supply Voltage 3.3V+0.165V/-0.165V for 3.3V I/O or 2.5V+0.4V/-0.125V for 2.5V I/O
- 5V Tolerant Inputs Except I/O Pins.
- · Byte Writable Function.
- Global Write Enable Controls a full bus-width write.
- · Power Down State via ZZ Signal.
- LBO Pin allows a choice of either a interleaved burst or a linear burst.
- Three Chip Enables for simple depth expansion with No Data Contention only for TQFP.
- Asynchronous Output Enable Control.
- ADSP, ADSC, ADV Burst Control Pins.
- TTL-Level Three-State Output.
- 100-TQFP-1420A (Lead and Lead-Free package)
- Operating in commeical and industrial temperature range.

#### **FAST ACCESS TIMES**

| PARAMETER                 | Symbol | -65 | -75 | -85 | Unit |
|---------------------------|--------|-----|-----|-----|------|
| Cycle Time                | tcyc   | 7.5 | 8.5 | 10  | ns   |
| Clock Access Time         | tcp    | 6.5 | 7.5 | 8.5 | ns   |
| Output Enable Access Time | toe    | 3.5 | 3.5 | 4.0 | ns   |

#### **GENERAL DESCRIPTION**

The K7B803625B and K7B801825B are 9,437,184-bit Synchronous Static Random Access Memory designed for high performance second level cache of Pentium and Power PC based System.

It is organized as 256K(512K) words of 36(18) bits and integrates address and control registers, a 2-bit burst address counter and added some  $\underline{\text{new}}$  functions for high performance cache RAM applications;  $\overline{\text{GW}}$ ,  $\overline{\text{BW}}$ ,  $\overline{\text{LBO}}$ , ZZ. Write cycles are internally self-timed and synchronous.

Full bus-width write is done by  $\overline{GW}$ , and each byte write is performed by the combination of  $\overline{WEx}$  and  $\overline{BW}$  when  $\overline{GW}$  is high. And with  $\overline{CS1}$  high,  $\overline{ADSP}$  is blocked to control signals.

Burst cycle can be initiated with either the address status processor(ADSP) or address status cache controller(ADSC) inputs. Subsequent burst addresses are generated internally in the system's burst sequence and are controlled by the burst address advance(ADV) input.

 $\overline{\text{LBO}}$  pin is DC operated and determines burst sequence(linear or interleaved).

ZZ pin controls Power Down State and reduces Stand-by current regardless of CLK.

The K7B803625B and K7B801825B are fabricated using SAM-SUNG's high performance CMOS technology and is available in a 100pin TQFP and Multiple power and ground pins are utilized to minimize ground bounce.

#### LOGIC BLOCK DIAGRAM





#### PIN CONFIGURATION(TOP VIEW)



#### PIN

| SYMBOL                             | PIN NAME                  | TQFP PIN NO.         | SYMBOL  | PIN NAME            | TQFP PIN NO.            |
|------------------------------------|---------------------------|----------------------|---------|---------------------|-------------------------|
| A0 - A17                           | Address Inputs            | 32,33,34,35,36,37,43 | VDD     | Power Supply(+3.3V) | 15,41,65,91             |
|                                    |                           | 44,45,46,47,48,49,50 | Vss     | Ground              | 17,40,67,90             |
|                                    |                           | 81,82,99,100         | N.C.    | No Connect          | 14,16,38,39,42,66       |
| ADV                                | Burst Address Advance     | 83                   |         |                     |                         |
| ADSP                               | Address Status Processor  | 84                   | DQao~a7 | Data Inputs/Outputs | 52,53,56,57,58,59,62,63 |
| ADSC                               | Address Status Controller | 85                   | DQbo~b7 |                     | 68,69,72,73,74,75,78,79 |
| CLK                                | Clock                     | 89                   | DQco~c7 |                     | 2,3,6,7,8,9,12,13       |
| CS <sub>1</sub>                    | Chip Select               | 98                   | DQdo~d7 |                     | 18,19,22,23,24,25,28,29 |
| CS <sub>2</sub><br>CS <sub>2</sub> | Chip Select               | 97                   | DQPa~Pd |                     | 51,80,1,30              |
| CS <sub>2</sub>                    | Chip Select               | 92                   |         |                     |                         |
| $\overline{WE}x(x=a,b,c,d)$        | Byte Write Inputs         | 93,94,95,96          | VDDQ    | Output Power Supply | 4,11,20,27,54,61,70,77  |
| <u>OE</u>                          | Output Enable             | 86                   |         | (2.5V or 3.3V)      |                         |
| GW                                 | Global Write Enable       | 88                   | Vssq    | Output Ground       | 5,10,21,26,55,60,71,76  |
| BW                                 | Byte Write Enable         | 87                   |         |                     |                         |
| ZZ                                 | Power Down Input          | 64                   |         |                     |                         |
| LBO                                | Burst Mode Control        | 31                   |         |                     |                         |

Notes: 1. Ao and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.

2. The pin 42 is reserved for address bit for the 16Mb.



#### PIN CONFIGURATION(TOP VIEW)



#### **PIN NAME**

| SYMBOL                             | PIN NAME                  | TQFP PIN NO.         | SYMBOL    | PIN NAME            | TQFP PIN NO.              |
|------------------------------------|---------------------------|----------------------|-----------|---------------------|---------------------------|
| A0 - A18                           | Address Inputs            | 32,33,34,35,36,37,43 | VDD       | Power Supply(+3.3V) | 15,41,65,91               |
|                                    |                           | 44,45,46,47,48,49,50 | Vss       | Ground              | 17,40,67,90               |
|                                    |                           | 80,81,82,99,100      | N.C.      | No Connect          | 1,2,3,6,7,14,16,25,28,29, |
| ADV                                | Burst Address Advance     | 83                   |           |                     | 30,38,39,42,51,52,53,56,  |
| ADSP                               | Address Status Processor  | 84                   |           |                     | 57,66,75,78,79,95,96      |
| ADSC                               | Address Status Controller | 85                   |           |                     |                           |
| CLK                                | Clock                     | 89                   | DQa0 ~ a7 | Data Inputs/Outputs | 58,59,62,63,68,69,72,73   |
| CS <sub>1</sub>                    | Chip Select               | 98                   | DQb0 ~ b7 |                     | 8,9,12,13,18,19,22,23     |
| CS <sub>2</sub>                    | Chip Select               | 97                   | DQPa, Pb  |                     | 74,24                     |
| CS <sub>2</sub><br>CS <sub>2</sub> | Chip Select               | 92                   | VDDQ      | Output Power Supply | 4,11,20,27,54,61,70,77    |
| WEx                                | Byte Write Inputs         | 93,94                |           | (2.5V or 3.3V)      |                           |
| OE<br>GW                           | Output Enable             | 86                   | Vssq      | Output Ground       | 5,10,21,26,55,60,71,76    |
| GW                                 | Global Write Enable       | 88                   |           |                     |                           |
| BW                                 | Byte Write Enable         | 87                   |           |                     |                           |
| ZZ<br>LBO                          | Power Down Input          | 64                   |           |                     |                           |
| LBO                                | Burst Mode Control        | 31                   |           |                     |                           |

Notes: 1. Ao and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired.

<sup>2.</sup> The pin 42 is reserved for address bit for the 16Mb



#### **FUNCTION DESCRIPTION**

The K7B803625B and K7B801825B are synchronous SRAM designed to support the burst address accessing sequence of the Power PC based microprocessor. All inputs (with the exception of  $\overline{\text{OE}}$ ,  $\overline{\text{LBO}}$  and ZZ) are sampled on rising clock edges. The start and duration of the burst access is controlled by  $\overline{\text{ADSC}}$ ,  $\overline{\text{ADSP}}$  and  $\overline{\text{ADV}}$  and chip select pins.

The accesses are enabled with the chip select signals and output enabled signals. Wait states are inserted into the access with  $\overline{\text{ADV}}$ .

When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.

Read cycles are initiated with  $\overline{ADSP}$  (or  $\overline{ADSC}$ ) using the new external address clocked into the on-chip address register when both  $\overline{GW}$  and  $\overline{BW}$  are high or when  $\overline{BW}$  is low and  $\overline{WE}$ a,  $\overline{WE}$ b,  $\overline{WE}$ c, and  $\overline{WE}$ d are high. When  $\overline{ADSP}$  is sampled low, the chip selects are sampled active, and the output buffer is enabled with  $\overline{OE}$ . the data of cell array accessed by the current address are projected to the output pins.

Write cycles are also initiated with  $\overline{ADSP}$  (or  $\overline{ADSC}$ ) and are differentiated into two kinds of operations; All byte write operation and individual byte write operation.

All byte write occurs by enabling  $\overline{GW}$  (independent of  $\overline{BW}$  and  $\overline{WEx}$ .), and individual byte write is performed only when  $\overline{GW}$  is high and  $\overline{BW}$  is low. In K7B803625B, a 256Kx36 organization,  $\overline{WE}$  a controls DQa0 ~ DQa7 and DQPa,  $\overline{WE}$ b controls DQb0 ~ DQb7 and DQPb,  $\overline{WE}$ c controls DQc0 ~ DQc7 and DQPc and  $\overline{WE}$ d controls DQd0 ~ DQd7 and DQPd.

CS<sub>1</sub> is used to enable the device and conditions internal use of ADSP and is sampled only when a new external address is loaded.

 $\overline{\text{ADV}}$  is ignored at the clock edge when  $\overline{\text{ADSP}}$  is asserted, but can be sampled on the subsequent clock edges. The address increases internally for the next access of the burst when  $\overline{\text{ADV}}$  is sampled low.

Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state of the  $\overline{\text{LBO}}$  pin. When this pin is Low, linear burst sequence is selected. And this pin is High, Interleaved burst sequence is selected.

#### **BURST SEQUENCE TABLE**

(Interleaved Burst)

| LBO PIN        | HIGH         | Case 1     |                | Case 2     |            | Case 3     |                | Case 4     |                |
|----------------|--------------|------------|----------------|------------|------------|------------|----------------|------------|----------------|
| LBOTIN         |              | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | <b>A</b> 0 | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | A <sub>0</sub> |
| First Address  |              | 0          | 0              | 0          | 1          | 1          | 0              | 1          | 1              |
|                |              | 0          | 1              | 0          | 0          | 1          | 1              | 1          | 0              |
|                | $\downarrow$ | 1          | 0              | 1          | 1          | 0          | 0              | 0          | 1              |
| Fourth Address |              | 1          | 1              | 1          | 0          | 0          | 1              | 0          | 0              |

(Linear Burst)

| LBO PIN       | LOW          | Case 1     |            | Case 2     |                | Case 3     |                | Case 4     |                |
|---------------|--------------|------------|------------|------------|----------------|------------|----------------|------------|----------------|
| LBOTIN        |              | <b>A</b> 1 | <b>A</b> 0 | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | A <sub>0</sub> |
| First Address |              | 0          | 0          | 0          | 1              | 1          | 0              | 1          | 1              |
|               |              |            | 1          | 1          | 0              | 1          | 1              | 0          | 0              |
|               | $\downarrow$ | 1          | 0          | 1          | 1              | 0          | 0              | 0          | 1              |
| Fou           | urth Address | 1          | 1          | 0          | 0              | 0          | 1              | 1          | 0              |

Note: 1. LBO pin must be tied to High or Low, and Floating State must not be allowed.



#### **TRUTH TABLES**

#### **SYNCHRONOUS TRUTH TABLE**

| CS <sub>1</sub> | CS <sub>2</sub> | CS <sub>2</sub> | ADSP | ADSC | ADV | WRITE | CLK          | ADDRESS ACCESSED | OPERATION                  |
|-----------------|-----------------|-----------------|------|------|-----|-------|--------------|------------------|----------------------------|
| Н               | Х               | Х               | Х    | L    | Х   | X     | <b></b>      | N/A              | Not Selected               |
| L               | L               | Χ               | L    | Χ    | Χ   | X     | <b></b>      | N/A              | Not Selected               |
| L               | X               | Η               | L    | Χ    | Χ   | Х     | <b></b>      | N/A              | Not Selected               |
| L               | L               | Χ               | Х    | Ш    | Χ   | Х     | $\leftarrow$ | N/A              | Not Selected               |
| L               | Х               | Η               | Х    | Ш    | Χ   | Х     | $\leftarrow$ | N/A              | Not Selected               |
| L               | Н               | L               | L    | Χ    | Х   | Х     | <b>↑</b>     | External Address | Begin Burst Read Cycle     |
| L               | Н               | L               | Н    | L    | Χ   | L     | <b>↑</b>     | External Address | Begin Burst Write Cycle    |
| L               | Н               | ┙               | Н    | Ш    | Χ   | Н     | $\leftarrow$ | External Address | Begin Burst Read Cycle     |
| Х               | Х               | Χ               | Н    | Η    | ┙   | Н     | $\leftarrow$ | Next Address     | Continue Burst Read Cycle  |
| Н               | Х               | Χ               | Х    | Н    | L   | Н     | <b>↑</b>     | Next Address     | Continue Burst Read Cycle  |
| Х               | Х               | Х               | Н    | Н    | L   | L     | <b>↑</b>     | Next Address     | Continue Burst Write Cycle |
| Н               | Х               | Х               | Х    | Н    | L   | L     | <b>↑</b>     | Next Address     | Continue Burst Write Cycle |
| Х               | Х               | Х               | Н    | Н    | Н   | Н     | <b>↑</b>     | Current Address  | Suspend Burst Read Cycle   |
| Н               | Х               | Χ               | Х    | Н    | Н   | Н     | <b></b>      | Current Address  | Suspend Burst Read Cycle   |
| Х               | Х               | Χ               | Н    | Н    | Н   | L     | <b></b>      | Current Address  | Suspend Burst Write Cycle  |
| Н               | Х               | Х               | Х    | Н    | Н   | L     | <b>↑</b>     | Current Address  | Suspend Burst Write Cycle  |

**Notes**: 1. X means "Don't Care". 2. The rising edge of clock is symbolized by ↑.

#### WRITE TRUTH TABLE( x36)

| GW | BW | WEa | WEb | WEc | WEd | OPERATION          |
|----|----|-----|-----|-----|-----|--------------------|
| Н  | Н  | Х   | Х   | X   | Х   | READ               |
| Н  | L  | Н   | Н   | Н   | Н   | READ               |
| Н  | L  | L   | Н   | Н   | Н   | WRITE BYTE a       |
| Н  | L  | Н   | L   | Н   | Н   | WRITE BYTE b       |
| Н  | L  | Н   | Н   | L   | L   | WRITE BYTE c and d |
| Н  | L  | L   | L   | L   | L   | WRITE ALL BYTEs    |
| L  | Х  | Х   | Х   | Х   | Х   | WRITE ALL BYTEs    |

Notes: 1. X means "Don't Care".

2. All inputs in this table must meet setup and hold time around the rising edge of CLK(↑).

#### WRITE TRUTH TABLE(x18)

| GW | BW | WEa | WEb | OPERATION       |
|----|----|-----|-----|-----------------|
| Н  | Н  | X   | X   | READ            |
| Н  | L  | Н   | Н   | READ            |
| Н  | L  | L   | Н   | WRITE BYTE a    |
| Н  | L  | Н   | L   | WRITE BYTE b    |
| Н  | L  | L   | L   | WRITE ALL BYTEs |
| L  | Х  | Х   | Х   | WRITE ALL BYTEs |

Notes: 1. X means "Don't Care".

2. All inputs in this table must meet setup and hold time around the rising edge of  $CLK(\uparrow)$ .



WRITE = L means Write operation in WRITE TRUTH TABLE.
 WRITE = H means Read operation in WRITE TRUTH TABLE.

<sup>4.</sup> Operation finally depends on status of asynchronous input pins(ZZ and  $\overline{\text{OE}}$ ).

#### **ASYNCHRONOUS TRUTH TABLE**

| Operation  | ZZ | OE | I/O STATUS  |
|------------|----|----|-------------|
| Sleep Mode | Η  | Χ  | High-Z      |
| Dood       | L  | L  | DQ          |
| Read       | L  | Н  | High-Z      |
| Write      | L  | Х  | Din, High-Z |
| Deselected | L  | Χ  | High-Z      |

#### Notes

- 1. X means "Don't Care".
- 2. ZZ pin is pulled down internally
- For write cycles that following read cycles, the output buffers must be disabled with OE, otherwise data bus contention will occur.
- Sleep Mode means power down state of which stand-by current does not depend on cycle time.
- Deselected means power down state of which stand-by current depends on cycle time.

#### **ABSOLUTE MAXIMUM RATINGS\***

| PARAMETER                              |       | SYMBOL    | RATING           | UNIT |
|----------------------------------------|-------|-----------|------------------|------|
| Voltage on VDD Supply Relative to Vss  |       | VDD       | -0.3 to 4.6      | V    |
| Voltage on VDDQ Supply Relative to Vss |       | VDDQ      | VDD              | V    |
| Voltage on Input Pin Relative to Vss   |       | VIN       | -0.3 to VDD+0.3  | V    |
| Voltage on I/O Pin Relative to Vss     |       | Vio       | -0.3 to VDDQ+0.3 | V    |
| Power Dissipation                      |       | PD        | 1.6              | W    |
| Storage Temperature                    |       | Тѕтс      | -65 to 150       | °C   |
| On another a Target and the            | Topr  | 0 to 70   | °C               |      |
| Operating Temperature                  | Topr  | -40 to 85 | °C               |      |
| Storage Temperature Range Under Bias   | TBIAS | -10 to 85 | °C               |      |

<sup>\*</sup>Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **OPERATING CONDITIONS at 3.3V I/O** $(0^{\circ}C \le TA \le 70^{\circ}C)$

| PARAMETER      | SYMBOL | MIN   | Тур. | MAX   | UNIT |
|----------------|--------|-------|------|-------|------|
| Supply Voltage | VDD    | 3.135 | 3.3  | 3.465 | V    |
| Supply Voltage | VDDQ   | 3.135 | 3.3  | 3.465 | V    |
| Ground         | Vss    | 0     | 0    | 0     | V    |

<sup>\*</sup> The above parameters are also guaranteed at industrial temperature range.

#### **OPERATING CONDITIONS at 2.5V I/O** $(0^{\circ}C \le TA \le 70^{\circ}C)$

| PARAMETER      | SYMBOL | MIN   | Тур. | MAX   | UNIT |
|----------------|--------|-------|------|-------|------|
| Supply Voltage | VDD    | 3.135 | 3.3  | 3.465 | V    |
|                | VDDQ   | 2.375 | 2.5  | 2.9   | V    |
| Ground         | Vss    | 0     | 0    | 0     | V    |

<sup>\*</sup> The above parameters are also guaranteed at industrial temperature range.

#### CAPACITANCE\*(TA=25°C, f=1MHz)

| PARAMETER          | SYMBOL | TEST CONDITION | MIN | MAX | UNIT |
|--------------------|--------|----------------|-----|-----|------|
| Input Capacitance  | Cin    | VIN=0V         | -   | 5   | pF   |
| Output Capacitance | Соит   | Vout=0V        | -   | 7   | pF   |

<sup>\*</sup>Note: Sampled not 100% tested.



#### DC ELECTRICAL CHARACTERISTICS(VDD=3.3V+0.165V/-0.165V, TA=0°C to +70°C)

| Parameter                        | Symbol | Test Conditions                                                                |                                       | Min   | Max                  | Unit | Notes |
|----------------------------------|--------|--------------------------------------------------------------------------------|---------------------------------------|-------|----------------------|------|-------|
| Input Leakage Current(except ZZ) | lıL    | VDD=Max ; VIN=Vss to VDD                                                       |                                       | -2    | +2                   | μΑ   |       |
| Output Leakage Current           | lol    | Output Disabled, Vout=Vss to VDDQ                                              |                                       | -2    | +2                   | μΑ   |       |
| Operating Current                | Icc    | Device Selected, IouT=0mA,                                                     | , , , , , , , , , , , , , , , , , , , |       | 300                  | - mA | 1,2   |
| Operating Current                |        | ZZ≤VIL , Cycle Time ≥ tcyc Min                                                 |                                       |       | 280                  |      |       |
|                                  |        | Device deselected, IouT=0mA,                                                   | -65                                   | -     | 140                  | mA   |       |
|                                  | ISB    | ZZ≤V <sub>IL</sub> , f=Max, All Inputs≤0.2V or<br>≥ V <sub>DD</sub> -0.2V      | -75                                   | 1     | 130                  |      |       |
| Standby Current                  | ISB1   | Device deselected, IouT=0mA, ZZ≤0.2V, f=0, All Inputs=fixed (VDD-0.2V or 0.2V) |                                       | 1     | 100                  | mA   |       |
|                                  | ISB2   | Device deselected, IouT=0mA, ZZ≥VDD-0.2V, f=Max, All Inputs≤VIL or ≥VIH        |                                       | 1     | 60                   | mA   |       |
| Output Low Voltage(3.3V I/O)     | Vol    | IoL=8.0mA                                                                      |                                       | -     | 0.4                  | V    |       |
| Output High Voltage(3.3V I/O)    | Vон    | Iон=-4.0mA                                                                     |                                       | 2.4   | -                    | V    |       |
| Output Low Voltage(2.5V I/O)     | Vol    | IoL=1.0mA                                                                      |                                       | -     | 0.4                  | ٧    |       |
| Output High Voltage(2.5V I/O)    | Vон    | Iон=-1.0mA                                                                     |                                       | 2.0   | -                    | V    |       |
| Input Low Voltage(3.3V I/O)      | VIL    |                                                                                |                                       | -0.3* | 8.0                  | ٧    |       |
| Input High Voltage(3.3V I/O)     | VIH    |                                                                                |                                       | 2.0   | V <sub>DD</sub> +0.3 | ٧    | 3     |
| Input Low Voltage(2.5V I/O)      | VIL    |                                                                                |                                       | -0.3* | 0.7                  | V    |       |
| Input High Voltage(2.5V I/O)     | VIH    |                                                                                |                                       | 1.7   | VDD+0.3              | V    | 3     |

Notes: The above parameters are also guaranteed at industrial temperature range.

- 1. Reference AC Operating Conditions and Characteristics for input and timing.
- 2. Data states are all zero.
- 3. In Case of I/O Pins, the Max. VIH=VDDQ+0.3V

#### **Overshoot Timing**

## **Undershoot Timing**





#### **TEST CONDITIONS**

 $(VDD=3.3V+0.165V/-0.165V, VDDQ=3.3V+0.165/-0.165V, VDDQ=3.3V+0.165V, VDDQ=2.5V+0.4V/-0.125V, TA=0to 70^{\circ}C) + (VDD=3.3V+0.165V/-0.165V, VDDQ=2.5V+0.4V/-0.125V, TA=0to 70^{\circ}C) + (VDD=3.3V+0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.165V/-0.1$ 

| PARAMETER                                                     | VALUE      |
|---------------------------------------------------------------|------------|
| Input Pulse Level(for 3.3V I/O)                               | 0 to 3.0V  |
| Input Pulse Level(for 2.5V I/O)                               | 0 to 2.5V  |
| Input Rise and Fall Time(Measured at 20% to 80% for 3.3V I/O) | 1.0V/ns    |
| Input Rise and Fall Time(Measured at 20% to 80% for 2.5V I/O) | 1.0V/ns    |
| Input and Output Timing Reference Levels for 3.3V I/O         | 1.5V       |
| Input and Output Timing Reference Levels for 2.5V I/O         | VDDQ/2     |
| Output Load                                                   | See Fig. 1 |

<sup>\*</sup> The above parameters are also guaranteed at industrial temperature range.



Output Load(A) Output Load(B), (for tLZC, tLZOE, tHZOE & tHZC) +3.3V for 3.3V I/O Dout RL= $50\Omega$ /+2.5V for 2.5V I/O VL=1.5V for 3.3V I/O  $319\Omega\,/\,1667\Omega$ VDDQ/2 for 2.5V I/O Dout Zo=50Ω  $353\Omega / 1538\Omega$ 5pF\*

\* Including Scope and Jig Capacitance

Fig. 1

#### AC TIMING CHARACTERISTICS(VDD=3.3V+0.165V/-0.165V, TA=0°C to +70°C)

| DADAMETED                                | CVMPOL | -65 |     | -75 |     | LINUT |
|------------------------------------------|--------|-----|-----|-----|-----|-------|
| PARAMETER                                | SYMBOL | MIN | MAX | MIN | MAX | UNIT  |
| Cycle Time                               | tcyc   | 7.5 | -   | 8.5 | -   | ns    |
| Clock Access Time                        | tcp    | -   | 6.5 | -   | 7.5 | ns    |
| Output Enable to Data Valid              | toe    | -   | 3.5 | -   | 3.5 | ns    |
| Clock High to Output Low-Z               | tızc   | 2.5 | -   | 2.5 | -   | ns    |
| Output Hold from Clock High              | toн    | 2.5 | -   | 2.5 | -   | ns    |
| Output Enable Low to Output Low-Z        | tlzoe  | 0   | -   | 0   | -   | ns    |
| Output Enable High to Output High-Z      | thzoe  | -   | 3.5 | -   | 3.5 | ns    |
| Clock High to Output High-Z              | tHZC   | -   | 3.8 | -   | 4.0 | ns    |
| Clock High Pulse Width                   | tсн    | 2.2 | -   | 2.5 | -   | ns    |
| Clock Low Pulse Width                    | tcL    | 2.2 | -   | 2.5 | -   | ns    |
| Address Setup to Clock High              | tas    | 1.5 | -   | 2.0 | -   | ns    |
| Address Status Setup to Clock High       | tss    | 1.5 | -   | 2.0 | -   | ns    |
| Data Setup to Clock High                 | tos    | 1.5 | -   | 2.0 | -   | ns    |
| Write Setup to Clock High (GW, BW, WEx)  | tws    | 1.5 | -   | 2.0 | -   | ns    |
| Address Advance Setup to Clock High      | tadvs  | 1.5 | -   | 2.0 | -   | ns    |
| Chip Select Setup to Clock High          | tcss   | 1.5 | -   | 2.0 | -   | ns    |
| Address Hold from Clock High             | tан    | 0.5 | -   | 0.5 | -   | ns    |
| Address Status Hold from Clock High      | tsн    | 0.5 | -   | 0.5 | -   | ns    |
| Data Hold from Clock High                | tрн    | 0.5 | -   | 0.5 | -   | ns    |
| Write Hold from Clock High (GW, BW, WEx) | twн    | 0.5 | -   | 0.5 | -   | ns    |
| Address Advance Hold from Clock High     | tadvh  | 0.5 | -   | 0.5 | -   | ns    |
| Chip Select Hold from Clock High         | tcsн   | 0.5 | -   | 0.5 | -   | ns    |
| ZZ High to Power Down                    | tpds   | 2   | -   | 2   | -   | cycle |
| ZZ Low to Power Up                       | tpus   | 2   | -   | 2   | -   | cycle |

Notes: 1. The above parameters are also guaranteed at industrial temperature range.



<sup>2.</sup> All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.

3. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.

4. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.

























#### APPLICATION INFORMATION

#### **DEPTH EXPANSION**

The Samsung 256Kx36 Synchronous Burst SRAM has two additional chip selects for simple depth expansion. This permits easy secondary cache upgrades from 256K depth to 512K depth without extra logic.



INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing)





#### APPLICATION INFORMATION

#### **DEPTH EXPANSION**

The Samsung 512Kx18 Synchronous Burst SRAM has two additional chip selects for simple depth expansion.

This permits easy secondary cache upgrades from 512K depth to 1M depth without extra logic.



INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing)





#### **PACKAGE DIMENSIONS**



