# 1. Features

- Module Interface
  - 2 full independent module capability
  - Common Interface Standard compliant
    - DVB\_CI (CENELEC EN-50221)
    - NRSS-B (SCTE IS-679 Part B)
    - DAVIC v1.2 (CA0 interface)
  - Memory PCMCIA compliance (R2)
    - 8-bit data access
    - 26-bit address Memory Card
  - Attribute Memory access (CIS, Tupple)
  - High speed capability
    - Up to 20Mbits/s on Command Interface
    - Up to 100Mbits/s on Transport Stream
  - Polling and Interrupt modes
  - Hot Insertion (Automatic and Reset VCC handling)
  - 3.3V or 5V I/O buffers
- PQFP 128 package
- Host microprocessor Interface
  - Universal Control Signal Generator (UCSG)
  - PC Card control signals generation
  - Supports PowerPC, ARM, ST20, 68xxx, TMS, LSI 64008, TC81220F, IDTR3041 host microprocessors
  - I2C port
    - CIMaX<sup>™</sup> Set-up
    - Slot selection
  - Cascade mode management (up to 4 CIMaX<sup>™</sup>)
  - Chip Select bank and Interrupt facilities
  - 3.3V or 5V I/O buffers
- Digital Video Stream Interface
  - MPEG II Transport Stream compliant
  - 3.3V or 5V I/O buffer for direct interface with FEC and DEMUX ICs

# 2. Description

The T90FJR, also called CIMaX<sup>™</sup> controller is the hardware extension of SCM Microsystems' second generation Common Interface integration package (CI Pack+<sup>™</sup>). It enables CI Driver software to directly address two complete independent Common Interface modules.

As such, it contributes to offer an optimized, homogeneous and complete solution for digital TV receiver manufacturer that wants quickly to implement the Common Interface.

CIMaX<sup>™</sup> includes the necessary I/Os to interface the MPEG Transport stream generated by the receiver demodulator and to daisy chain it through two modules and back it to the demultiplexer. Voltage level translators allow to avoid any additional component.

CIMaX<sup>™</sup> interfaces with major digital TV receiver microprocessors. An I2C bus is used for initialization and module selection, while a Universal Control Signal





Dual Common Interface Hardware Controller-CIMax™

# T90FJR AT90FJR

4152B-ASSP-09/05



Generator (UCSG)maps CPU control bus into Command Interface control signals. To minimize pin count, host address and data buses transit through external buffers that are driven by CIMaX<sup>™</sup>.

CIMaX<sup>™</sup> includes a memory mode that allows to use any of the two Common interface slots to read/write a 8-bit PC Card Memory card. This feature gives the receiver memory extension capability for software upgrade or better performance.

In case of modules order is significant, CIMaX<sup>™</sup> may virtually swap them (SCM' Patent Pending) after identifying which module must be in front of the transport stream.

CI Pack+<sup>™</sup> includes hardware, software and qualification tools and is suitable for Set Top box, Digital TV set or PC board.

# 3. Block Diagram



Figure 3-1. Block Diagram

# 4. Pin description

| Name     | I/O | Туре      | RST | Function                                |
|----------|-----|-----------|-----|-----------------------------------------|
| RESET    | I   | TTL       |     | CIMaX <sup>™</sup> reset                |
| CLK      | I   | TTL       |     | 27MHz clock input                       |
| SA1      | I   | CMOS      |     | I <sup>2</sup> C address bit 2          |
| SA0      | I   | CMOS      |     | I <sup>2</sup> C address bit 1          |
| SCL      | I   | trig      |     | I <sup>2</sup> C clock                  |
| SDA      | I/O | trig      | Z   | I <sup>2</sup> C data                   |
| A25      | I   | TTL       |     | Host microprocessor address bit 25      |
| A24      | I   | TTL       |     | Host microprocessor address bit 24      |
| A23      | I   | TTL       |     | Host microprocessor address bit 23      |
| A22      | I   | TTL       |     | Host microprocessor address bit 22      |
| A21      | I   | TTL       |     | Host microprocessor address bit 21      |
| A20      | I   | TTL       |     | Host microprocessor address bit 20      |
| A19      | I   | TTL       |     | Host microprocessor address bit 19      |
| A18      | I   | TTL       |     | Host microprocessor address bit 18      |
| A17      | I   | TTL       |     | Host microprocessor address bit 17      |
| A16      | I   | TTL       |     | Host microprocessor address bit 16      |
| A15      | I   | TTL       |     | Host microprocessor address bit 15      |
| CS       | I   | TTL       |     | CIMaX <sup>™</sup> chip select input    |
| RD/DIR   | I   | TTL       |     | Read strobe / transfer direction input  |
| WR/STR   | I   | TTL       |     | Write strobe / transfer strobe          |
| WAIT/ACK | 0   | CMOS / TS | Z   | WAIT / transfer acknowledge             |
| INT      | 0   | CMOS / TS | Z   | Interrupt output to host microprocessor |
| EXTCS    | 0   | CMOS / TS | Z   | External device chip select             |
| EXTINT   | I   | TTL       |     | External device interrupt input         |

| Name   | I/O | Туре | RST | Function                        |
|--------|-----|------|-----|---------------------------------|
| MICLK  | I   | TTL  |     | MPEG clock input from front-end |
| MISTRT | I   | TTL  |     | MPEG packet start input         |
| MIVAL  | I   | TTL  |     | MPEG valid data input           |
| MDI7   | I   | TTL  |     | MPEG data input bit 7           |
| MDI6   | I   | TTL  |     | MPEG data input bit 6           |
| MDI5   | I   | TTL  |     | MPEG data input bit 5           |
| MDI4   | I   | TTL  |     | MPEG data input bit 4           |





| Name    | I/O | Туре      | RST | Function                                   |
|---------|-----|-----------|-----|--------------------------------------------|
| MDI3    | I   | TTL       |     | MPEG data input bit 3                      |
| MDI2    | I   | TTL       |     | MPEG data input bit 2                      |
| MDI1    | I   | TTL       |     | MPEG data input bit 1                      |
| MDI0    | I   | TTL       |     | MPEG data input bit 0                      |
| MOCLK   | 0   | CMOS      | 0   | MPEG clock output to MPEG decoder          |
| MOSTRT  | 0   | CMOS      | 0   | MPEG packet start output                   |
| MOVAL   | 0   | CMOS      | 0   | MPEG valid data output                     |
| MDO7    | 0   | CMOS      | 0   | MPEG data output bit 7                     |
| MDO6    | 0   | CMOS      | 0   | MPEG data output bit 6                     |
| MDO5    | 0   | CMOS      | 0   | MPEG data output bit 5                     |
| MDO4    | 0   | CMOS      | 0   | MPEG data output bit 4                     |
| MDO3    | 0   | CMOS      | 0   | MPEG data output bit 3                     |
| MDO2    | 0   | CMOS      | 0   | MPEG data output bit 2                     |
| MDO1    | 0   | CMOS      | 0   | MPEG data output bit 1                     |
| MDO0    | 0   | CMOS      | 0   | MPEG data output bit 0                     |
| Name    | I/O | Туре      | RST | Function                                   |
| MICLKA  | 0   | CMOS / TS | Z   | Module A MPEG clock input                  |
| MISTRTA | 0   | CMOS / TS | Z   | Module A MPEG packet start input           |
| MIVALA  | 0   | CMOS / TS | Z   | Module A MPEG valid data input             |
| MDIA7   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 7             |
| MDIA6   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 6             |
| MDIA5   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 5             |
| MDIA4   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 4             |
| MDIA3   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 3             |
| MDIA2   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 2             |
| MDIA1   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 1             |
| MDIA0   | 0   | CMOS / TS | Z   | Module A MPEG data input bit 0             |
| MOCLKA  | I   | TTL down  |     | Module A MPEG clock output to MPEG decoder |
| MOSTRTA | I   | TTL down  |     | Module A MPEG packet start output          |
| MOVALA  | I   | TTL down  |     | Module A MPEG valid data output            |
| MDOA7   | I   | TTL down  |     | Module A MPEG data output bit 7            |
| MDOA6   | I   | TTL down  |     | Module A MPEG data output bit 6            |
| MDOA5   | I   | TTL down  |     | Module A MPEG data output bit 5            |
| MDOA4   | I   | TTL down  |     | Module A MPEG data output bit 4            |

4

| Name    | I/O | Туре      | RST | Function                                   |
|---------|-----|-----------|-----|--------------------------------------------|
| MDOA3   | I   | TTL down  |     | Module A MPEG data output bit 3            |
| MDOA2   | I   | TTL down  |     | Module A MPEG data output bit 2            |
| MDOA1   | I   | TTL down  |     | Module A MPEG data output bit 1            |
| MDOA0   | I   | TTL down  |     | Module A MPEG data output bit 0            |
| MICLKB  | 0   | CMOS / TS | Z   | Module B MPEG clock input                  |
| MISTRTB | 0   | CMOS / TS | Z   | Module B MPEG packet start input           |
| MIVALB  | 0   | CMOS / TS | Z   | Module B MPEG valid data input             |
| MDIB7   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 7             |
| MDIB6   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 6             |
| MDIB5   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 5             |
| MDIB4   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 4             |
| MDIB3   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 3             |
| MDIB2   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 2             |
| MDIB1   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 1             |
| MDIB0   | 0   | CMOS / TS | Z   | Module B MPEG data input bit 0             |
| MOCLKB  | I   | TTL down  |     | Module B MPEG clock output to MPEG decoder |
| MOSTRTB | I   | TTL down  |     | Module B MPEG packet start output          |
| MOVALB  | I   | TTL down  |     | Module B MPEG valid data output            |
| MDOB7   | I   | TTL down  |     | Module B MPEG data output bit 7            |
| MDOB6   | I   | TTL down  |     | Module B MPEG data output bit 6            |
| MDOB5   | I   | TTL down  |     | Module B MPEG data output bit 5            |
| MDOB4   | I   | TTL down  |     | Module B MPEG data output bit 4            |
| MDOB3   | I   | TTL down  |     | Module B MPEG data output bit 3            |
| MDOB2   | I   | TTL down  |     | Module B MPEG data output bit 2            |
| MDOB1   | I   | TTL down  |     | Module B MPEG data output bit 1            |
| MDOB0   | I   | TTL down  |     | Module B MPEG data output bit 0            |

| Name      | I/O | Туре         | RST                      | Function                    |
|-----------|-----|--------------|--------------------------|-----------------------------|
| RSTA      | 0   | CMOS / TS    | Z                        | Module A reset              |
| CD1A#     | I   | CMOS trig up |                          | Module A card detect 1      |
| CD2A#     | I   | CMOS trig up |                          | Module A card detect 2      |
| CE1A#     | 0   | CMOS / TS    | Z Module A card enable 1 |                             |
| CE2A#     | 0   | CMOS / TS    | Z                        | Module A card enable 2      |
| RDY/IRQA# | I   | TTL          |                          | Module A Ready / IRQ signal |





| Name      | I/O | Туре         | RST      | Function                                    |  |  |
|-----------|-----|--------------|----------|---------------------------------------------|--|--|
| WAITA#    | I   | TTL          |          | Module A WAIT# signal                       |  |  |
| RSTB      | 0   | CMOS / TS    | Z        | Module B reset                              |  |  |
| CD1B#     | I   | CMOS trig up |          | Module B card detect 1                      |  |  |
| CD2B#     | I   | CMOS trig up |          | Module B card detect 2                      |  |  |
| CE1B#     | 0   | CMOS / TS    | Z        | Module B card enable 1                      |  |  |
| CE2B#     | 0   | CMOS / TS    | Z        | Module B card enable 2                      |  |  |
| RDY/IRQB# | I   | TTL          |          | Module B Ready / IRQ signal                 |  |  |
| WAITB#    | I   | TTL          |          | Module B WAIT# signal                       |  |  |
| REG#      | 0   | CMOS / TS    | Z        | Modules REG# signal                         |  |  |
| OE#       | 0   | CMOS / TS    | Z        | Modules output enable                       |  |  |
| WE#       | 0   | CMOS / TS    | Z        | Modules write enable                        |  |  |
| IORD#     | 0   | CMOS / TS    | Z        | Modules I/O read                            |  |  |
| IOWR#     | 0   | CMOS / TS    | Z        | Modules I/O write                           |  |  |
| VCCEN     | 0   | CMOS         | Z        | Modules VCC switch control                  |  |  |
| DATOE#    | 0   | CMOS         | 1        | External data buffers output enable         |  |  |
| DATDIR    | 0   | CMOS         | 0        | External data buffer direction              |  |  |
| ADOE#     | 0   | CMOS         | 1        | External address buffer output enable       |  |  |
| ADLE      | 0   | CMOS         | 1        | External address buffer latch enable        |  |  |
| Name      | I/O | Туре         | Functio  | on                                          |  |  |
| VCC_DVB1  |     | Power        | DVB CI   | modules buffers power                       |  |  |
| VCC_DVB2  |     | Power        | DVB CI   | modules buffers power                       |  |  |
| VCC_CORE  |     | Power        | Core por | wer                                         |  |  |
| VCC_TSI   |     | Power        | MPEG ir  | nput buffers power                          |  |  |
| VCC_TSO   |     | Power        | MPEG o   | output buffers power                        |  |  |
| VCC_PROC  |     | Power        | Host mic | croprocessor control signals buffers power  |  |  |
| GND_DVB1  |     | Power        | DVB CI   | DVB CI modules buffers ground               |  |  |
| GND_DVB2  |     | Power        | DVB CI   | modules buffers ground                      |  |  |
| GND_CORE  |     | Power        | Core gro | bund                                        |  |  |
| GND_TSI   |     | Power        | MPEG in  | nput buffers ground                         |  |  |
| GND_TSO   |     | Power        | MPEG o   | output buffers ground                       |  |  |
| GND_PROC  |     | Power        | Host mic | croprocessor control signals buffers ground |  |  |

Note: RST column indicates the output pin status after a reset issued by asserting RESET pin or RST bit in the CIMaX<sup>™</sup> Control Register.

6

Notations:

TTL: TTL level CMOS:CMOS level TS: Tristate trig: Schmitt Trigger up: internal pull-up down:internal pull-down

# 5. Host Microprocessor Interface

## 5.1 Configuration interface

The CIMaX<sup>™</sup> needs a clock source at 27MHz frequency with a duty cycle comprised between 33% and 67%. This frequency is commonly available in any digital video system.

A RESET input pin (active high) is available to reset the CIMaX<sup>™</sup> at any time when power is on (e.g. : power monitor, watchdog...). The clock must be activated before the end of the reset. The reset signal must be active during at least 16 clock cycles (600ns @ 27MHz), before CIMaX<sup>™</sup> reset. The CIMaX<sup>™</sup> is operational 8 cycles after reset deactivation.

CIMaX<sup>™</sup> includes an input high order address bus A[25:15] to achieve address decoding for automatic destination select or to be rerouted to the modules when using a memory PC Card with HAD=1 and TSIEN=0 and TSOEN=0, in the Module Control Register.

The CIMaX<sup>TM</sup> configuration is achieved by accessing the various registers through a standard I<sup>2</sup>C interface. The I<sup>2</sup>C device address can be chosen among four values by connecting SA1 and SA0 to VCC or GND. The binary address is 1 0 0 0 0 SA1 SA0 R/W. Though, the base address can be chosen between 80h, 82h, 84h or 86h allowing the connection of up to four CIMaX<sup>TM</sup> on the same bus.

Figure 5-1. Chronograms



| Parameter                            | Symbol              | Min | Max | Unit |
|--------------------------------------|---------------------|-----|-----|------|
| SCL frequency                        | f <sub>SCL</sub>    |     | 400 | KHz  |
| Bus free time between stop and start | t <sub>BUF</sub>    | 1.3 |     | μs   |
| Hold time start condition            | t <sub>HD,STA</sub> | 0.6 |     | μs   |
| SCL low period                       | t <sub>LOW</sub>    | 1.3 |     | μs   |
| SCL high period                      | t <sub>HIGH</sub>   | 0.6 |     | μs   |





| Parameter                              | Symbol              | Min | Max | Unit |
|----------------------------------------|---------------------|-----|-----|------|
| Setup time before a repeated start     | t <sub>SU,STA</sub> | 0.6 |     | μs   |
| Data hold time                         | t <sub>HD,DAT</sub> | 0   | 0.9 | μs   |
| Data setup time                        | t <sub>SU,DAT</sub> | 100 |     | ns   |
| Rise time for both SDA and SCL signals | t <sub>R</sub>      | 20  | 300 | ns   |
| Fall time for both SDA and SCL signals | t <sub>F</sub>      | 20  | 300 | ns   |
| Setup time before a stop condition     | t <sub>SU,STO</sub> | 0.6 |     | μs   |
| Capacitive load for each bus line      | C <sub>b</sub>      |     | 400 | pF   |

# 5.2 Universal Control Signal Generator (UCSG)

CIMaX<sup>™</sup> can be connected to various CPUs, each of them having a different external bus control structure with different signals and timings. To interface with a large number of different microprocessors, the host microprocessor interface includes a fully configurable UCSG block that generates the right PCMCIA control signals.

At reset, the host microprocessor interface is disabled ; CS, RD/DIR and WR/STR inputs are inactive and WAIT/ACK and INT are in high impedance state. The only available access is the configuration interface (I2C) which permits to set up the CIMaX<sup>™</sup>. Once the proper parameters have been entered in the CIMaX<sup>™</sup>, the interface is enabled by setting the LOCK bit in the CIMaX<sup>™</sup> Control Register (@1Fh). The access to the modules is then possible and some parameters related to the host microprocessor interface are impossible to modify.

Host microprocessor input control signals are CS, RD/DIR, WR/STR and output signals are WAIT/ACK and INT. Input and output active levels can be individually set up by configuration bits. In addition, the output buffer structure is also configurable to be either open-drain (allowing wired-or) or push-pull, in the UCSG1 and UCSG2 registers.

- CS: Chip select signal indicates to the CIMaX<sup>™</sup> that the current bus cycle is addressed to one of the modules (or external device)
- RD/DIR: Read strobe or direction signal. This signal function can be chosen with the RDIR bit. Read strobe indicates a valid read bus cycle or direction signal indicates the bus transfer direction when a valid bus transfer is indicated by the transfer strobe signal
- WR/STR: Write strobe or transfer strobe. This signal function can be adjusted with the WSTR bit. Write strobe indicates a valid write bus cycle or transfer strobe indicates a valid bus transfer in direction indicated by RD/DIR state.
- WAIT/ACK: Wait or Acknowledge transfer. In WAIT mode, this signal inserts wait cycles in the bus read or write operation in process. In ACK mode, this signal indicates the completion of the bus cycle.
- INT: Interrupt output to the host microprocessor.

The UCSG (universal control signals generator) inputs the RD / DIR, WR / STR and CS signals from host microprocessor, WAITA# and WAITB# from the modules and generates all the control signals to modules, host microprocessor, buffers and external device : CE1A#, CE2A#, CE1B#, CE2B#, REG#, OE#, WE#, IORD#, IOWR#, WAIT, ACK, ADLE, ADOE#, DATDIR, DATOE#.

8

The input signals from the host microprocessor are combined, depending on the host microprocessor configuration, to form a read and write signal RD' and WR'. These signals indicate an active read or write cycle in process.



#### Figure 5-2. Read access

- Notes: 1. The WAIT/ACK output is either WAIT or ACK formatted according to the WAIT/ACK pin settings (active level, driving structure).
  - Depending on the read access type, CE can be either CE1A# or CE1B# for access to memory or IO to module A or B, CE2A# or CE2B# for access in EC (Extended Channel) mode, or even EXTCS for access to external device in regenerate mode.
  - 3. REG# signal is not asserted during a common memory or external access.
  - OE# signal is asserted during a memory access (attribute or common). It is replaced by IORD# during an IO read cycle, an EC (Extended Channel) read cycle (using CE2A# or CE2B#) or an external access in regenerate mode.
  - 5. t4 can be lengthened by the insertion of wait cycles. When the destination module asserts WAIT# signal, the t4 cycles counter stops until WAIT# becomes inactive anew.

Memory read timings are given for various cycle duration. In attribute memory mode, only 600ns and 300ns cycles are available. In common memory mode, 300ns doesn't exist. IO and external device in regenerate mode share the same timing specifications as they all use IORD# and IOWR# signals. Timings are given in CIMaX<sup>™</sup> clock cycles. They are calculated to comply with PCMCIA specifications when 27MHz clock is used.





|                       |       |        | М     | lemory read           |           |           |                |
|-----------------------|-------|--------|-------|-----------------------|-----------|-----------|----------------|
|                       | 600ns | 300 ns | 250ns | 200ns                 | 150n<br>s | 100n<br>s | IO, EC,<br>Ext |
| t0 max <sub>(1)</sub> |       |        |       | 26 ns                 |           |           |                |
| t1 max                |       |        |       | 1.5 cycle + 26 ns (2) |           |           |                |
| t2 min                | 3     | 1      | 1     | 1                     | 1         | 1         | 2              |
| t3                    | 3     | 1      | 1     | 1                     | 1         | 1         | 2              |
| t4                    | 14    | 8      | 7     | 5                     | 4         | 3         | 3              |
| t5 min                | 0     |        |       |                       |           |           | 2              |
| t6 max <sub>(1)</sub> |       |        |       | 26 ns                 |           |           |                |
| t7 min                |       |        |       | 0 ns                  |           |           |                |
| t7 max                |       |        |       | 70 ns                 |           |           |                |
| t8 max                |       |        |       | 1.5 cycle + 26 ns     |           |           |                |
| t9                    | 1     | 1      | 1     | 1                     | 1         | 1         | 1              |
| t10 min               | 5     | 3      | 3     | 3                     | 3         | 2         | 2              |

(1) these timings are given for a load of 50 pF on WAIT/ACK pin.

(1) 1.5 cycle corresponds to the start cycle detection time. t1 depends actually on the previous cycle completion which depends on t8 and t10 read timings. So t1 ranges from 3.5 to 6.5 cycles.

Note: t0: delay between start of a read cycle and activation of WAIT

t1: delay between start of a read cycle and falling edge of CE and REG# (if required for the current cycle)

t2: delay between start of a read cycle and falling edge of OE# (and switching of the data buffer direction control)

t3: delay between falling edge of CE and falling edge of OE# (and switching of the data buffer direction control)

t4: read cycle length. This time is the necessary delay for the module to present the read data on the data output bus. After t4 delay is expired, WAIT is deasserted and ACK asserted thus enabling the processor to read the data on the bus. At the same time, ADLE is reset to latch the address presented to the module so that the data is not changed while the processor is reading. t4 can be lengthened by the module if the module requires extra wait cycles by asserting its WAIT# pin low. t5: delay to deassertion of module read signal (OE# or IORD#) after minimum delay after t4. t6: delay between end of read cycle indicated by the processor and data bus isolation (DATOE#

t6: delay between end of read cycle indicated by the processor and data bus isolation (DATOE asserted)

t7: delay between data bus isolation and switching back of the data bus direction

t8: delay to deassertion of module read signal (OE# or IORD#) after end of a read cycle by the processor.

t9: delay between deassertion of the module read signal and deassertion of CE, REG# and ADLE (releasing the address bus)

t10: delay between deassertion of the module read signal and re-enabling of the data bus (see t7 on write cycle)



|         |        |        | N                     | lemory read                                      |           |           |                |
|---------|--------|--------|-----------------------|--------------------------------------------------|-----------|-----------|----------------|
|         | 600ns  | 300 ns | 250ns                 | 200ns                                            | 150n<br>s | 100n<br>s | IO, EC,<br>Ext |
| t0 max  |        |        |                       | 26 ns                                            |           |           |                |
| t1 max  |        | 8      | 0 ns <sub>(from</sub> | start cycle detection - see note in table above) |           |           |                |
| t2 min  | 111 ns | 37 ns  | 37 ns                 | 37 ns                                            | 37 ns     | 37 ns     | 75 ns          |
| t3      | 111 ns | 37 ns  | 37 ns                 | 37 ns                                            | 37 ns     | 37 ns     | 75 ns          |
| t4      | 530 ns | 297 ns | 260 ns                | 185 ns                                           | 150<br>ns | 111<br>ns | 111 ns         |
| t5 min  | 0 ns   |        |                       |                                                  |           |           | 75 ns          |
| t6 max  |        |        |                       | 26 ns                                            |           |           |                |
| t7 min  |        |        |                       | 0 ns                                             |           |           |                |
| t7 max  |        |        |                       | 70 ns                                            |           |           |                |
| t8 max  |        |        |                       | 80 ns                                            |           |           |                |
| t9      | 37 ns  | 37 ns  | 37 ns                 | 37 ns                                            | 37 ns     | 37 ns     | 37 ns          |
| t10 min | 185 ns | 111 ns | 111 ns                | 111 ns                                           | 111<br>ns | 75 ns     | 75 ns          |

The corresponding timings are given below for a 27 MHz clock:

## 5.2.1 Write Access







Note: (1): The WAIT / ACK output is either WAIT or ACK formatted according to the WAIT / ACK pin settings (active level, driving structure).

(2): Depending on the write access type, CE can be either CE1A# or CE1B# for access to memory or IO to module A or B, CE2A# or CE2B# for access in EC (Extended Channel) mode or even EXTCS for access to external device in regenerate mode

(3): REG# signal is not asserted during a common memory or external access.

(4): WE# signal is asserted during a memory access (attribute or common). It is replaced by IOWR# during an IO write cycle, an EC (Extended Channel) write cycle (using CE2A# or CE2B#) or an external access in regenerate mode.

(5): t4 can be lengthened by the insertion of wait cycles. When the destination module asserts WAIT# signal, the t4 cycles counter stops until WAIT# becomes inactive anew.

Memory write is valid for both attribute and common memory access. Timings are given in CIMaX<sup>™</sup> clock cycles. They are calculated to comply with PCMCIA specifications when 27MHz clock is used.

|                       | Memory write |       |       |                   |       |            |
|-----------------------|--------------|-------|-------|-------------------|-------|------------|
|                       | 600ns        | 250ns | 200ns | 150ns             | 100ns | EC,<br>Ext |
| t0 max <sub>(1)</sub> |              |       |       | 26 ns             |       |            |
| t1 max                |              |       | 1.5   | cycle + 26 ns (2) |       |            |
| t2 min                | 2            | 1     | 1     | 1                 | 1     | 2          |
| t3                    | 2            | 1     | 1     | 1                 | 1     | 2          |
| t4                    | 9            | 5     | 4     | 3                 | 2     | 5          |
| t5                    | 2            | 1     | 1     | 1                 | 1     | 1          |
| t6 max <sub>(1)</sub> |              |       |       | 26 ns             |       |            |
| t7 min                | 1            | 1     | 1     | 1                 | 1     | 2          |

Note: 1. these timings are given for a load of 50 pF on WAIT/ACK pin.

- 1.5 cycle corresponds to the start cycle detection time. t1 depends actually on the previous cycle completion which depends on t8 and t10 read timings. So t1 ranges from 3.5 to 6.5 cycles.
- Note: t0: delay between start of a write cycle and activation of WAIT

t1: delay between start of a write cycle and assertion of CE and REG# (if necessary for the current cycle)

t2: delay to assertion of the write signal (WE# or IOWR#) after the start of the write cycle

t3: delay to assertion of the write signal (WE# or IOWR#) after the assertion of CE

t4: write cycle duration. This delay can be lengthened by the assertion of the module WAIT# pin t5: delay between deassertion of the write signal and deassertion of CE, REG# and WAIT and assertion of ACK indicating to the processor the end of its write cycle

t6: delay between end of the write cycle and deassertion of ACK

t7: delay between enabling of the data bus and write signal assertion. This delay is necessary when a write cycle is immediately following a read cycle (see t10 in read cycle)

The corresponding timings are given below for a 27 MHz clock:

|        | Memory write |       |                |                                          |       |            |  |  |
|--------|--------------|-------|----------------|------------------------------------------|-------|------------|--|--|
|        | 600ns        | 250ns | 200ns          | 150ns                                    | 100ns | EC,<br>Ext |  |  |
| t0 max |              | 24 ns |                |                                          |       |            |  |  |
| t1 max |              | 80 ns | (from start cy | cle detection – see note in table above) |       |            |  |  |

|        |        |        | Mem    | ory write |       | 10,<br>EC  |
|--------|--------|--------|--------|-----------|-------|------------|
|        | 600ns  | 250ns  | 200ns  | 150ns     | 100ns | EC,<br>Ext |
| t2 min | 75 ns  | 37 ns  | 37 ns  | 37 ns     | 37 ns | 75 ns      |
| t3     | 75 ns  | 37 ns  | 37 ns  | 37 ns     | 37 ns | 75 ns      |
| t4     | 334 ns | 185 ns | 150 ns | 111 ns    | 75 ns | 185<br>ns  |
| t5     | 75 ns  | 37 ns  | 37 ns  | 37 ns     | 37 ns | 37 ns      |
| t6 max |        |        |        | 26 ns     |       |            |
| t7 min | 37 ns  | 37 ns  | 37 ns  | 37 ns     | 37 ns | 75 ns      |

# 5.3 External Peripheral Control Signals

CIMaX<sup>™</sup> outputs a chip select EXTCS. This output is fully configurable through the Destination Select register to be open-drain or push-pull output driver and active high or low.

The activation of this output can be programmed to be automatically the default selection when none of the modules is selected (bit DEF = 1 in the external access auto select mask low register) and CS input is asserted or when address match the external access auto select mask and pattern registers on the same basis as for the modules auto selection when DEF = 0.

The EXTCS output can also be manually chosen to be the destination when AUTOSEL bit is 0 in the Destination Select Register and when SEL = 11.

In addition, the EXTCS output can work in two ways :transmit mode or regenerate mode selected by the XCSMOD in the Destination Select Register.

The EXTCS output reproduces the CS input whenever the external device selection conditions are met in the CIMaX<sup>TM</sup>, regardless of the selection mode (automatic / manual, default / pattern match). This mode permits to insert the CIMaX<sup>TM</sup> in an existing hardware architecture by replacing an existing peripheral by the CIMaX<sup>TM</sup> on the address decoder and connecting this peripheral to the CIMaX<sup>TM</sup>. The address decoding must then be set up properly on the address decoder and in the CIMaX<sup>TM</sup> to match the new hardware architecture but no extra CS is needed on the address decoder ; the CIMaX<sup>TM</sup> provides a new one in replacement of the one it needs. The following table gives the maximum propagation delay according to different conditions (70 °C):

| Co    | nditions   |                          |
|-------|------------|--------------------------|
| Vcc   | EXTCS Load | CS to EXTCS maximum time |
| 4.5 V | 10 pF      | 9 ns                     |
| 4.5 V | 50 pF      | 13 ns                    |
| 3.0 V | 10 pF      | 13 ns                    |
| 3.0 V | 50 pF      | 16 ns                    |

In regenerate mode, the EXTCS output acts as CEx# outputs to the modules as it is generated by the internal CIMaX<sup>™</sup> state machine in conjunction with assertion of IORD# or IOWR#. This mode permits to access to any 8-bit peripheral accessed with a RD, a WR and a CS input such





as a static RAM or an UART for example with programmable access time provided by the  $CIMaX^{TM}$ .

The CIMaX<sup>™</sup> also provides an interrupt input. This input is rerouted to the INT output connected to the host microprocessor through the interrupt manager of the CIMaX<sup>™</sup>. EXTINT pin is programmable to be either active-high or active-low with the EXTLVL bit in the Interrupt Config Register and is maskable with the EXTM bit in the Interrupt Mask Register. The EXTINT input status can be monitored by reading the EXT bit in the Interrupt Status Register. This feature can be used to insert the CIMaX<sup>™</sup> in an existing environment by using an interrupt input of the host microprocessor already used by a peripheral for the CIMaX<sup>™</sup> interrupt and connecting this peripheral's interrupt to the CIMaX<sup>™</sup>.

Using EXTCS and EXTINT enables to insert the CIMaX<sup>™</sup> in an existing design where all the chip selects and interrupts are already affected as it virtually does not use any chip select nor interrupt.



# 6. TS Daisy Chain

In the DVB Common Interface, each module has an MPEG input port constituted by MPEG clock, MPEG packet start, MPEG valid data and MPEG data bus and an MPEG output port composed of the same signals. The MPEG transport stream transits through the modules on a daisy chain basis.



# 6.1 Hot Plug and Bypass

As a module can be inserted or removed at any time, in order not to break the daisy chain, the CIMaX<sup>™</sup> handles one MPEG transport stream bypass for each module. This bypass is enabled as long as a valid DVB CI module is not recognized to be inserted and activated in the corresponding slot or automatically as soon as the module is removed from a slot. The disabling of the bypass is controlled by the TSOEN bit in each Module Control Register. The bypass can be switched at any time, regardless of the MPEG stream synchronization.



### 6.1.1 TS swap (SCM Patent Pending)

With standard conditional access modules, the order in which the transport stream passes through has no influence. However, in some particular cases, it can be useful to choose which module is first in the TS daisy chain. The TSWAP bit in the Destination Select Register when set, virtually swaps the two modules so that the MPEG stream passes first in the B module and then in the A module.

#### 6.1.2 TS / Addresses input signals

The MPEG input stream pins on the module are shared with the high order addresses specified by the PC Card standard. When a module is inserted, before initialization, all these pins are forced to logical 0 state. If a memory module is recognized, the high order addresses A[25..15] can be applied to the module by setting the HAD bit in the Module Control Register. If a DVB module is recognized, the MPEG stream is applied to the module by setting the TSIEN bit in the Module Control Register. Those two bits cannot be set at the same time and are reset when the module is extracted

When HAD is set, the maximum propagation delay between A[25..15] inputs and TS outputs to the modules is 25 ns with a load of 50 pF on the outputs.

The TSOEN bit (TS bypass control bit) can only be set when TSIEN has previously been set.

Resetting TSIEN also resets TSOEN.

#### 6.1.3 Invert mask

Some modules can output an MPEG stream with inverted bits in the MPEG data bus. The CIMaX<sup>™</sup> is able to re-invert those bits to restore the correct data on the bus. This is achieved by setting the appropriate bits in the Invert Mask Register.





#### 6.1.4 IO characteristics

The CIMaX<sup>TM</sup> ensures that the MPEG stream output signals applied to the modules and to the MPEG decoder (or chained CIMaX<sup>TM</sup>) meets the AC and DC electrical characteristics defined in the PC Card standard [1], the DVB CI standard [2] and Guidelines for implementation [3]. Moreover, the CIMaX<sup>TM</sup> MPEG inputs from MPEG source (e.g. front-end receiver) and from the modules comply with the same requirements. In order to fulfil the timing requirements, the MPEG stream is re-synchronized at each step in the daisy chain, thus introducing a few MPEG clock cycles delay (1 to 3) on the data stream between the input and output depending on the number of active modules.

#### 6.1.4.1 TS signals chronograms



Note: According to Errata in EN 50221 and the Cenelec report Guidelines for implementation and use of the common interface for DVB decoder applications– CIT057 – rev6., delays for MICLK, MDI, MIVAL, MISTRT are also applicable to MOCLKA, MOCLKB, MDOA, MDOB, MOVALA, MOVALB,

MOSTRTA, MOSTRB except for clock high and low times. Delays for MOCLK, MDO, MOSTRT, MOVAL are also applicable to MICLKA, MICLKB, MDIA, MDIB, MIVALA, MIVALB, MISTRTA, MISTRTB.

#### 6.1.4.2 AC Electrical characteristics

VCC = 5V, T =  $25^{\circ}$ C

|        | Parameter                                                     | Min      | Мах                     | Unit |
|--------|---------------------------------------------------------------|----------|-------------------------|------|
| tclkip | MPEG input clock period                                       | 111      |                         | ns   |
| tclkih | MICLK input clock high time<br>MOCLKA/B input clock high time | 24<br>44 | 97 <sub>(1)</sub><br>67 | ns   |
| tclkil | MICLK input clock low time<br>MOCLKA/B input clock low time   | 24<br>44 | 97 <sub>(1)</sub><br>67 | ns   |
| tclkop | MPEG output clock period                                      | 111      |                         | ns   |
| tclkoh | output clock high time                                        | 24       | 91 <sub>(1)</sub>       | ns   |
| tclkol | output clock low time                                         | 24       | 91 <sub>(1)</sub>       | ns   |
| tsu    | input data setup                                              | 10       |                         | ns   |
| th     | input data hold                                               | 10       |                         | ns   |
| tckd   | clock to data delay                                           | 0        | 15                      | ns   |

Note: (1) for a clock period of 111 ns

# 7. Command interface

The command interface is directly issued from PC Card standard [1] restricted to 8 bits access and 15 bits addressing. The command interface of a CI module is described in detail in the PC Card standard [1] and the restrictions applied to this standard for the command interface are described in the DVB CI standard [2].

## 7.1 Command interface signals

The 15 address bits and 8 data bits of the CI module are connected to the host microprocessor bus through buffers (type 373 and 245) which are controlled by the CIMaX<sup>™</sup>. The CIMaX<sup>™</sup> provides the buffers control signals:

- DATOE#Data Output enable (active low)
- ADOE# Address Output enable (active low)
- DATDIR Data direction according to the read/write current cycle
- ADLE Address Latch enable to latch the address bus until the end of the read/write cycle.

(see application note for connection of the buffers)

The buffers should be powered by the same source (voltage) as the modules.

The CI control signals are the same as the PC Card control signals : CE1#, CE2#, REG#, OE#, WE#, IORD#, IOWR#, RDY/IRQ#, WAIT#. The CIMaX<sup>™</sup> generates those signals so that they fit

![](_page_16_Figure_17.jpeg)

![](_page_17_Picture_0.jpeg)

the PC Card standard whenever the host microprocessor accesses one of the modules. The control signals activated depend on the access type chosen in the Module Control Register with ACS[1..0]. The read and write signals active level duration is configured in the memory access cycle time registers. The CIMaX<sup>™</sup> receives RDY/IRQ# from the module and retransmits the interruption to the host microprocessor. The module can also send a WAIT# request that is also transmitted to the host microprocessor in addition to the wait states already generated due to the read and write duration.

![](_page_17_Figure_2.jpeg)

# 8. Registers Description

CIMaX<sup>™</sup> includes several internal registers as depicted below, and described into the following sections.

| Address | Description                                |
|---------|--------------------------------------------|
| 00      | Module A Control Register                  |
| 01      | Module A auto select mask high Register    |
| 02      | Module A auto select mask low Register     |
| 03      | Module A auto select pattern high Register |
| 04      | Module A auto select pattern low Register  |
| 05      | Memory access A cycle time Register        |
| 06      | Invert Input Mask A Register               |
| 07      | RFU                                        |
| 08      | RFU                                        |
| 09      | Module B Control Register                  |
| 0A      | Module B auto select mask high Register    |

| Address | Description                                       |
|---------|---------------------------------------------------|
| 08      | Module B auto select mask low Register            |
| 0C      | Module B auto select pattern high Register        |
| OD      | Module B auto select pattern low Register         |
| OE      | Memory access B cycle time Register               |
| OF      | Invert Input Mask B Register                      |
| 10      | RFU                                               |
| 11      | RFU                                               |
| 12      | External access auto select mask high Register    |
| 13      | External access auto select mask low Register     |
| 14      | External access auto select pattern high Register |
| 15      | External access auto select pattern low Register  |
| 16      | RFU                                               |
| 17      | Destination select Register                       |
| 18      | Power control Register                            |
| 19      | RFU                                               |
| 1A      | Interrupt Status Register                         |
| 1B      | Interrupt Mask Register                           |
| 1C      | Interrupt Config Register                         |
| 1D      | UCSG1 : Microprocessor interface config Register  |
| 1E      | UCSG2 : Microprocessor wait/ack config Register   |
| 1F      | CIMaX™ control Register                           |

Note: All registers are reset to 00h. Register bits marked **X** should not be set. They are read as 0. RFU = Reserved for Future Use

# 8.1 CIMaX<sup>™</sup> Control Register

This register is used to control the basic functions of CIMaX<sup>™</sup>.

# 8.1.1 CIMaX<sup>™</sup> control: (@1Fh)

| х    | x                     | Х                                                                   | Х                                                                                                            | Х                                                                                                                                                                                                                                                       | х                                                                                                                                                                                     | LOCK                                                                                                                                                                                                                                                                                          |
|------|-----------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOCK |                       |                                                                     |                                                                                                              |                                                                                                                                                                                                                                                         |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |
|      | validates and locks t | he chip s                                                           | etup                                                                                                         |                                                                                                                                                                                                                                                         |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |
|      | 0 chip is             | not conf                                                            | igured. Microprocessor inputs and outp                                                                       | uts are i                                                                                                                                                                                                                                               | nactive                                                                                                                                                                               |                                                                                                                                                                                                                                                                                               |
|      | 1 chip is             | configur                                                            | ed. Configuration bits are locked and C                                                                      | MaX™                                                                                                                                                                                                                                                    | IOs are                                                                                                                                                                               | active                                                                                                                                                                                                                                                                                        |
| RST  |                       |                                                                     |                                                                                                              |                                                                                                                                                                                                                                                         |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |
|      | reset chip            |                                                                     |                                                                                                              |                                                                                                                                                                                                                                                         |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |
|      | x<br>LOCK<br>RST      | xxLOCKvalidates and locks the<br>001chip is<br>chip isRSTreset chip | x x x   LOCK validates and locks the chip s   0 chip is not configure   1 chip is configure   RST reset chip | x x x x   LOCK validates and locks the chip setup 0 chip is not configured. Microprocessor inputs and output   0 chip is not configured. Microprocessor inputs and output   1 chip is configured. Configuration bits are locked and Cl   RST reset chip | xxxxLOCKvalidates and locks the chip setup0chip is not configured. Microprocessor inputs and outputs are in1chip is configured. Configuration bits are locked and CIMaX™RSTreset chip | x x x x x   LOCK validates and locks the chip setup 0 chip is not configured. Microprocessor inputs and outputs are inactive   0 chip is configured. Microprocessor inputs and outputs are inactive   1 chip is configured. Configuration bits are locked and CIMaX™ IOs are   RST reset chip |

4152B-ASSP-09/05

![](_page_19_Picture_0.jpeg)

equivalent to asserting the RESET pin. CIMaX<sup>™</sup> is reset to its initial state this bit is automatically reset; no need to write 0 in italways reads as 0

1 reset

# 8.2 Modules Control Registers

This register is available for each module A and B to control the initialization and access to them.

### 8.2.1 Module control : (@00h mod A, @09h mod B)

|         |          | RST              | TSOEN                      | TSIEN                    | HAD                       | ACS1                       | ACS0                 | AUTO   | DET |
|---------|----------|------------------|----------------------------|--------------------------|---------------------------|----------------------------|----------------------|--------|-----|
| 8.2.1.1 | DET      |                  |                            |                          |                           |                            |                      |        |     |
|         |          | module detec     | tion                       |                          |                           |                            |                      |        |     |
|         |          | read only, wri   | te has no e                | ffect                    |                           |                            |                      |        |     |
|         |          | 0                | no module                  | present                  |                           |                            |                      |        |     |
|         |          | 1                | module ins                 | serted                   |                           |                            |                      |        |     |
| 8.2.1.2 | AUTO     |                  |                            |                          |                           |                            |                      |        |     |
|         |          | module auto a    | activation o               | n detection              | l –                       |                            |                      |        |     |
|         |          | 0                | no auto ac<br>Interrupt is | tivation pro             | ocedure<br>I immediat     | tely when D                | ET = 1               |        |     |
|         |          | 1                | start modu<br>Interrupt is | le auto act<br>generated | ivation wh<br>I at the en | en DET = 1<br>d of auto ac | if VCC =<br>tivation | : 1    |     |
| 8.2.1.3 | ACS[1:0] |                  |                            |                          |                           |                            |                      |        |     |
|         |          | module acces     | s type                     |                          |                           |                            |                      |        |     |
|         |          | automatically    | forced to 0                | 0 when DE                | T = 0                     |                            |                      |        |     |
|         |          | writing those    | bits is only               | allowed wh               | ien DET =                 | 1                          |                      |        |     |
|         |          | 00               | access to                  | attribute m              | emory                     |                            |                      |        |     |
|         |          | 10               | access to access to        | i/O space<br>common m    | emory                     |                            |                      |        |     |
|         |          | 11               | access to                  | Extended (               | Channel u                 | sing CE2# s                | ignal                |        |     |
| 8.2.1.4 | HAD      |                  |                            |                          |                           |                            |                      |        |     |
|         |          | source select    | ion applied                | to the mod               | lule                      |                            |                      |        |     |
|         |          | automatically    | forced to 0                | when DET                 | = 0                       |                            |                      |        |     |
|         |          | setting this bit | is only allo               | wed when                 | DET = 1 a                 | and TSIEN =                | = 0 and T            | SOEN = | 0   |
|         |          | 0                | apply MPE                  | G stream                 |                           |                            |                      |        |     |
|         |          | 1                | apply A[25                 | :15] for me              | emory acc                 | ess                        |                      |        |     |
| 8.2.1.5 | TSIEN    |                  |                            |                          |                           |                            |                      |        |     |
|         |          | MPEG transp      | ort stream i               | nput contro              | ol                        |                            |                      |        |     |

20 A/T90FJR I

|         |       | automaticall   | y forced to 0 when $DET = 0$                                  |
|---------|-------|----------------|---------------------------------------------------------------|
|         |       | setting this b | bit is only allowed when $DET = 1$ and $HAD = 0$              |
|         |       | 0              | no MPEG stream (all signals forced to 0)                      |
|         |       | 1              | MPEG stream enabled                                           |
| 8.2.1.6 | TSOEN |                |                                                               |
|         |       | MPEG trans     | sport stream bypass control                                   |
|         |       | automaticall   | y forced to 0 when $DET = 0$ or $TSIEN = 0$                   |
|         |       | setting this b | bit is only allowed when DET = 1 and HAD = 0 and TSIEN = 1    |
|         |       | 0              | bypass enabled                                                |
|         |       | 1              | bypass disabled (TS through module enabled)                   |
| 8.2.1.7 | RST   |                |                                                               |
|         |       | module RS1     | F pin control                                                 |
|         |       | automaticall   | y forced to 0 when $DET = 0$                                  |
|         |       | setting this b | pit is only allowed when DET = 1                              |
|         |       | The state of   | this bit is reproduced on the RST (A or B) pin of the module. |
|         |       |                |                                                               |

# 8.3 Invert Input Mask Register

The Invert Input Mask Register is used to complement selected bits on the incoming MPEG data stream from modules.

## 8.3.1 Invert input mask: (@06h mod A, @0Fh mod B)

|--|

## 8.3.1.1 INV[7:0]

Invert mask

0 corresponding bit is not complemented

1 corresponding bit is complemented

# 8.4 Destination Select Register

The Destination Select Register is used to choose which peripheral will be accessed by the microprocessor when selecting the CIMaX<sup>™</sup>. The three available destinations are the two modules and the external device selected by the EXTCS output signal from the CIMaX<sup>™</sup>. For each module, the access mode (memory / IO) is chosen in the Module Control Register.

The destination select can be achieved either manually when AUTOSEL bit is 0 using SEL bits or automatically by configuring the select masks and patterns registers.

#### 8.4.1 Destination select: (@17h)

![](_page_20_Figure_14.jpeg)

![](_page_21_Picture_0.jpeg)

|         |          | X                           | TSWAP                          | XCSDRV                       | XCSLVL                   | XCSMOD                        | SEL1                  | SEL0            | AUTOSEL    |
|---------|----------|-----------------------------|--------------------------------|------------------------------|--------------------------|-------------------------------|-----------------------|-----------------|------------|
| 8111    |          |                             |                                |                              |                          |                               |                       |                 |            |
| 0.4.1.1 | AUTOOLL  | automatic mo                | odule selection                |                              |                          |                               |                       |                 |            |
|         |          | uses high ord               | der addresses t                | o choose modu                | le or extern             | al device (us                 | ing EXT               | CS)             |            |
|         |          | 0                           | manu                           | al selection                 |                          |                               |                       |                 |            |
|         |          | 1                           | autom                          | natic selection              |                          |                               |                       |                 |            |
| 8.4.1.2 | SEL[1:0] |                             |                                |                              |                          |                               |                       |                 |            |
| -       |          | module selec                | t                              |                              |                          |                               |                       |                 |            |
|         |          | relevant only               | when AUTOSE                    | EL = 0                       |                          |                               |                       |                 |            |
|         |          | 00                          | no destination                 | selected                     |                          |                               |                       |                 |            |
|         |          | 01                          | select module                  | А                            |                          |                               |                       |                 |            |
|         |          | 10                          | select module                  | В                            |                          |                               |                       |                 |            |
|         |          | 11                          | select externa                 | l device using E             | EXTCS                    |                               |                       |                 |            |
| 8.4.1.3 | XCSMOD   |                             |                                |                              |                          |                               |                       |                 |            |
|         |          | EXTCS signa                 | al mode                        |                              |                          |                               |                       |                 |            |
|         |          | changing this               | s bit is only allow            | ved when LOCI                | < = 0                    |                               |                       |                 |            |
|         |          | retransmit C<br>EXTCS as do | S signal input one for CE# sig | from processonal and simulta | or when ex<br>neously ge | ternal device<br>nerate IORDa | e is sele<br># or IOW | ected or<br>/R# | regenerate |
|         |          | 0                           | transmit mode                  | )                            |                          |                               |                       |                 |            |
|         |          | 1                           | regenerate mo                  | ode                          |                          |                               |                       |                 |            |
| 8.4.1.4 | XCSLVL   |                             |                                |                              |                          |                               |                       |                 |            |
|         |          | EXTCS output                | ut pin active lev              | el                           |                          |                               |                       |                 |            |
|         |          | changing this               | bit is only allow              | ved when LOCI                | < = 0                    |                               |                       |                 |            |
|         |          | 0                           | EXTCS pin is                   | active-low                   |                          |                               |                       |                 |            |
|         |          | 1                           | EXTCS pin is                   | active-high                  |                          |                               |                       |                 |            |
| 8.4.1.5 | XCSDRV   |                             |                                |                              |                          |                               |                       |                 |            |
|         |          | EXTCS output                | ut pin structure               |                              |                          |                               |                       |                 |            |
|         |          | changing this               | s bit is only allow            | ved when LOCI                | < = 0                    |                               |                       |                 |            |
|         |          | 0                           | EXTCS buffer                   | is open drain                |                          |                               |                       |                 |            |
|         |          | 1                           | EXTCS buffer                   | is push-pull                 |                          |                               |                       |                 |            |
| 8.4.1.6 | TSWAP    |                             |                                |                              |                          |                               |                       |                 |            |
|         |          | TS daisy cha                | in order swap (                | SCM Patent Pe                | nding)                   |                               |                       |                 |            |
|         |          | 0                           | module A befo                  | ore module B                 |                          |                               |                       |                 |            |

module B before module A

1

4152B-ASSP-09/05

![](_page_22_Picture_3.jpeg)

![](_page_23_Picture_0.jpeg)

# 8.5 Power Control Register

This register is used to control the power of the modules if the power switch is implemented (optional, see application note). When the VCC bit is 0, no VCC is supposed to be applied to the modules so all the outputs to the modules are in high impedance state. When VCC = 0, ADOE# and DATOE# are also high to put the address and data buffers outputs in high impedance. This implies that when no VCC switch is used, the VCC bit should anyway be set to enable the control signals to be applied to the modules.

#### 8.5.1 Power control : (@18h)

|         |       | VCDRV     | VCLVL          | Х                 | х      | Х     | Х | Х | VCC |
|---------|-------|-----------|----------------|-------------------|--------|-------|---|---|-----|
| 8.5.1.1 | VCC   |           |                |                   |        |       |   |   |     |
|         |       | module po | ower supply    | switch control    |        |       |   |   |     |
|         |       | changing  | this bit is or | nly allowed wher  | n LOCł | K = 1 |   |   |     |
|         |       | 0 pow     | ver off        |                   |        |       |   |   |     |
|         |       | 1 pow     | ver on         |                   |        |       |   |   |     |
| 8.5.1.2 | VCLVL |           |                |                   |        |       |   |   |     |
|         |       | module V  | CC output p    | oin active level  |        |       |   |   |     |
|         |       | changing  | this bit is or | nly allowed wher  | n LOCł | < = 0 |   |   |     |
|         |       | 0         | VCC p          | in is active-low  |        |       |   |   |     |
|         |       | 1         | VCC p          | in is active-high |        |       |   |   |     |
| 8.5.1.3 | VCDRV |           |                |                   |        |       |   |   |     |
|         |       | module V  | CC output p    | oin structure     |        |       |   |   |     |
|         |       | changing  | this bit is or | nly allowed wher  | n LOCł | < = 0 |   |   |     |
|         |       | 0         | VCC b          | uffer is open dra | in     |       |   |   |     |
|         |       | 1         | VCC b          | uffer is push-pul | I      |       |   |   |     |

24 A/T90FJR I

## 8.6 Module Auto Select Registers

When automatic destination selection is used, the module auto select mask indicates the high order address bits used for decoding the address windows for each module and the module auto select pattern register determines the address at which the module is addressed.

#### 8.6.1 Auto select mask high : (@01h mod A, @0Ah mod B)

| X X X X X MA25 MA24 MA23 |
|--------------------------|
|--------------------------|

#### 8.6.2 Auto select mask low : (@02h mod A, @0Bh mod B)

| MA22     MA21     MA20     MA19     MA18     MA17     MA16     MA1 | MA22 | MA21 MA20 | MA19 MA18 | 3 MA17 MA16 MA15 |
|--------------------------------------------------------------------|------|-----------|-----------|------------------|
|--------------------------------------------------------------------|------|-----------|-----------|------------------|

#### 8.6.2.1 MA[25:15]

address mask for decoding

0 address bit doesn't care

1 address bit should match programmed address bit in module auto select pattern register

#### 8.6.3 Auto select mask high external : (@12h)

| DEF X X X X MA25 MA24 MA23 |
|----------------------------|
|----------------------------|

#### 8.6.4 Auto select mask low external : (@13h)

|   | MA22 | MA21 | MA20 | MA19 | MA18 | MA17 | MA16 | MA15 |
|---|------|------|------|------|------|------|------|------|
| - |      |      |      |      |      |      |      |      |

#### 8.6.4.1 MA[25:15]

| 0.0     |     |               |                                                                               |
|---------|-----|---------------|-------------------------------------------------------------------------------|
|         |     | address mas   | k for decoding                                                                |
|         |     | relevant only | when $DEF = 0$ . Doesn't care if $DEF = 1$ .                                  |
|         |     | 0             | address bit doesn't care                                                      |
|         |     | 1<br>register | address bit should match programmed address bit in module auto select pattern |
| 8.6.4.2 | DEF |               |                                                                               |
|         |     | external devi | ce default addressing                                                         |
|         |     | 0             | EXTCS asserted when address match mask and pattern                            |
|         |     | 1<br>active   | EXTCS asserted when neither module A nor module B is selected while CS input  |

![](_page_25_Picture_0.jpeg)

#### 8.6.5 Auto select pattern high : (@03h mod A, @0Ch mod B, @14h Ext)

| Х | Х | x | Х | Х | PA25 | PA24 | PA23 |
|---|---|---|---|---|------|------|------|
|   |   |   |   |   |      |      |      |

#### 8.6.6 Auto select pattern low : (@04h mod A, @0Dh mod B, @15h Ext)

| PA22 PA21 PA20 | PA19 | PA18 | PA17 | PA16 | PA15 |
|----------------|------|------|------|------|------|
|----------------|------|------|------|------|------|

#### 8.6.6.1 PA[25:15]

address pattern to match in accordance with address mask to select the corresponding module. Relevant only when DEF = 0 in external auto select mask. Doesn't care if DEF=1.

### 8.7 Access Time Registers

When accessing a module, the CIMaX<sup>™</sup> regenerates the module control signals and in the meantime controls the host microprocessor by inserting wait states in the microprocessor cycle or delaying the transfer acknowledge. The read or write cycle time generated by the CIMaX<sup>™</sup> to the module can be adjusted individually for each module, each access type and each direction with different standard timings (refer to PC Card standard for details about timings).

#### 8.7.1 Memory access cycle time : (@05h mod A, @0Eh mod B)

| X     AM2     AM1     AM0     X     CM2     CM1 | CM0 |
|-------------------------------------------------|-----|
|-------------------------------------------------|-----|

#### 8.7.1.1 AM[2:0]

attribute memory cycle time used :

| 000        | 100ns                |
|------------|----------------------|
| 001        | 150ns                |
| 010        | 200ns                |
| 011        | 250ns                |
| 100        | 600ns                |
| 101 to 111 | reserved. Do not use |

This timing is valid for write access. During read access, if AM = 100, 600 ns cycles will be used, if AM = 0XX, 300ns will be used.

#### 8.7.1.2 CM[2:0]

common memory cycle time used:

| 000 | 100ns |
|-----|-------|
| 001 | 150ns |

| 010        | 200ns                |
|------------|----------------------|
| 011        | 250ns                |
| 100        | 600ns                |
| 101 to 111 | reserved. Do not use |

# 8.8 Interrupt Registers

The CIMaX<sup>™</sup> handles five interrupt sources issued from modules detection, modules IRQ and external device. Each interrupt is latched in the Interrupt Status Register. Each bit in this register can generate an interrupt to the microprocessor when set and when the corresponding mask bit in the interrupt mask register is set.

In addition, the interrupt output pin structure and level can be configured to match the host hardware requirements.

#### 8.8.1 Interrupt status: (@1Ah) (read only)

|         |      | x          | x           | х                | EXT      | IRQB             | IRQA | DETB | DETA |
|---------|------|------------|-------------|------------------|----------|------------------|------|------|------|
| 8.8.1.1 | DETA |            |             |                  |          |                  |      |      |      |
|         |      | slot A mo  | odule dete  | ction            |          |                  |      |      |      |
|         |      | reset on   | read        |                  |          |                  |      |      |      |
|         |      | 0 no       | change      |                  |          |                  |      |      |      |
|         |      | 1 ar       | nodule has  | s been inserted  | l or ext | racted in slot A |      |      |      |
| 8.8.1.2 | DETB |            |             |                  |          |                  |      |      |      |
|         |      | slot B mo  | odule dete  | ction            |          |                  |      |      |      |
|         |      | reset on   | read        |                  |          |                  |      |      |      |
|         |      | 0 no       | change      |                  |          |                  |      |      |      |
|         |      | 1 ar       | nodule has  | s been inserted  | l or ext | racted in slot B |      |      |      |
| 8.8.1.3 | IRQA |            |             |                  |          |                  |      |      |      |
|         |      | slot A inv | verted IRQ  | # line state     |          |                  |      |      |      |
|         |      | 0 IR       | Q# on slot  | A is high (inac  | tive)    |                  |      |      |      |
|         |      | 1 IR       | Q# on slot  | A is low (active | e)       |                  |      |      |      |
| 8.8.1.4 | IRQB |            |             |                  |          |                  |      |      |      |
|         |      | slot B inv | verted IRQ  | # line state     |          |                  |      |      |      |
|         |      | 0 IR       | Q# on slot  | B is high (inac  | tive)    |                  |      |      |      |
|         |      | 1 IR       | Q# on slot  | B is low (active | e)       |                  |      |      |      |
| 8.8.1.5 | EXT  |            |             |                  |          |                  |      |      |      |
|         |      | EXTINT     | status      |                  |          |                  |      |      |      |
|         |      | 0 EX       | (TINT is in | active           |          |                  |      |      |      |

![](_page_26_Picture_7.jpeg)

![](_page_27_Picture_0.jpeg)

#### 1 EXTINT is active

# 8.8.2 Interrupt mask register: (@1Bh)

|         |               | x             | х              | x            | EXTM            | IRQBM         | IRQAM         | DETBM       | DETAM       |            |
|---------|---------------|---------------|----------------|--------------|-----------------|---------------|---------------|-------------|-------------|------------|
|         |               |               |                |              |                 |               |               |             |             |            |
| 8.8.2.1 | DETAM         |               |                |              |                 |               |               |             |             |            |
|         |               | slot A mo     | dule detec     | tion mask    |                 |               |               |             |             |            |
|         |               | 0             | mask           | ed           |                 |               |               |             |             |            |
|         |               | 1             | unma           | isked : a mo | dule mov        | ement in slot | A will genera | ate an inte | rrupt       |            |
| 8.8.2.2 | DETBM         |               |                |              |                 |               |               |             |             |            |
|         |               | slot B mc     | dule detec     | tion mask    |                 |               |               |             |             |            |
|         |               | 0             | mask           | ed           |                 |               |               |             |             |            |
|         |               | 1             | unma           | isked : a mo | dule mov        | ement in slot | B will genera | ate an inte | rrupt       |            |
| 8.8.2.3 | IRQAM         |               |                |              |                 |               |               |             |             |            |
|         |               | slot A IRC    | Q# mask        |              |                 |               |               |             |             |            |
|         |               | 0             | mask           | ed           |                 |               |               |             |             |            |
|         |               | 1             | unma           | isked: an    | interrupt       | request from  | n module A    | will be     | transmitted | to the     |
|         |               | micropro      | cessor         |              |                 |               |               |             |             |            |
| 8.8.2.4 | IRQBM         |               |                |              |                 |               |               |             |             |            |
|         |               | slot B IR0    | Q# mask        |              |                 |               |               |             |             |            |
|         |               | 0             | mask           | ed           |                 |               |               |             |             |            |
|         |               | 1<br>micropro | unma           | isked: an    | interrupt       | request from  | n module B    | will be     | transmitted | to the     |
|         |               | meropro       | 00000          |              |                 |               |               |             |             |            |
| 8.8.2.5 | EXTM          | ovtornali     | ntorrupt m     | ack          |                 |               |               |             |             |            |
|         |               |               | menupin        | asn          |                 |               |               |             |             |            |
|         |               | 0             | mask           |              | • • • • • • • • | <b>f</b>      |               |             |             | the states |
|         |               | 1<br>micropro | unma<br>cessor | isked : an   | interrupt       | from extern   | al source     | WIII DE T   | ransmitted  | to the     |
|         |               |               |                |              |                 |               |               |             |             |            |
|         | • • •         | <b>.</b>      | (0.10)         |              |                 |               |               |             |             |            |
| 8.8.3   | Interrupt con | tig registe   | r: (@1Ch)      |              |                 |               |               |             |             |            |

|         |        | х           | Х                 | x  | Х | х | ITDRV | ITLVL | EXTLVL |
|---------|--------|-------------|-------------------|----|---|---|-------|-------|--------|
| 8.8.3.1 | EXTLVL | EXTINT inpu | t pin active leve | əl |   |   |       |       |        |

|         |       | changing this  | bit is only allowed when LOCK = 0   |
|---------|-------|----------------|-------------------------------------|
|         |       | 0              | EXTINT pin is active-low            |
|         |       | 1              | EXTINT pin is active-high           |
| 8.8.3.2 | ITLVL |                |                                     |
|         |       | INT output pir | n active level                      |
|         |       | changing this  | bit is only allowed when $LOCK = 0$ |
|         |       | 0              | INT pin is active-low               |
|         |       | 1              | INT pin is active-high              |
| 8.8.3.3 | ITDRV |                |                                     |
|         |       | INT output pir | n structure                         |
|         |       | changing this  | bit is only allowed when $LOCK = 0$ |
|         |       | 0              | INT buffer is open drain            |
|         |       | 1              | INT buffer is push-pull             |

# 8.9 UCSG1 and UCSG2 Registers

The UCSG1 and UCSG2 Registers generate PC Card control signals (REG#, OE#, WE#, IORD#, IOWR#, CE1/2A#, CE1/2B#) from microprocessor control signals (RD/DIR, WR/STR, WAIT/ACK, CS, A[25..15]).

# 8.9.1 UCSG1 Register : (@1Dh)

|         |         | X          | Х             | Х               | х         | CSLVL           | WSTRLVL          | RDIRLVL        | RDIR         |
|---------|---------|------------|---------------|-----------------|-----------|-----------------|------------------|----------------|--------------|
| 8.9.1.1 | RDIR    |            |               |                 |           |                 |                  |                |              |
|         |         | RD/DIR ar  | nd WR/ST      | R inputs fur    | nction    |                 |                  |                |              |
|         |         | changing t | this bit is o | only allowed    | when LC   | 0CK = 0         |                  |                |              |
|         |         | 0          | RD/W          | /R mode         |           |                 |                  |                |              |
|         |         | 1          | DIR/S         | STR mode        |           |                 |                  |                |              |
| 8.9.1.2 | RDIRLVL |            |               |                 |           |                 |                  |                |              |
|         |         | RD/DIR in  | put active    | e level (for re | ad strobe | e or read direc | ction)           |                |              |
|         |         | changing t | this bit is o | only allowed    | when LC   | 0CK = 0         |                  |                |              |
|         |         | 0          | RD is         | active-low      | or RD/DIF | R input is low  | during read tra  | nsfer and high | during write |
|         |         | 1          | RD is         | active-high     | or RD/DI  | R input is high | n during read ti | ansfer and low | during write |
| 8.9.1.3 | WSTRLVL |            |               |                 |           |                 |                  |                |              |
|         |         | WR/STR i   | nput activ    | e level         |           |                 |                  |                |              |
|         |         | changing t | this bit is o | only allowed    | when LC   | 0CK = 0         |                  |                |              |
|         |         | 0          | WR/S          | STR is active   | e-low     |                 |                  |                |              |
|         |         |            |               |                 |           |                 |                  |                |              |

![](_page_29_Picture_0.jpeg)

|         |            | 1             | WR/STR is                      | active-high   |            |             |               |              |      |
|---------|------------|---------------|--------------------------------|---------------|------------|-------------|---------------|--------------|------|
| 8.9.1.4 | CSLVL      |               |                                |               |            |             |               |              |      |
|         |            | CS input ac   | tive level                     |               |            |             |               |              |      |
|         |            | changing th   | is bit is only all             | owed when     | LOCK =     | 0           |               |              |      |
|         |            | 0             | CS is active                   | -low          |            |             |               |              |      |
|         |            | 1             | CS is active                   | -high         |            |             |               |              |      |
| 8.9.2   | UCSG2 Regi | ster : (@1Eh) |                                |               |            |             |               |              |      |
|         |            | X             | x                              | x             | X          | x           | WACK          | WDRV         | WLVL |
| 8.9.2.1 | WLVL       |               |                                |               |            |             |               |              |      |
|         |            | WAIT/ACK      | IT/ACK output pin active level |               |            |             |               |              |      |
|         |            | changing th   | is bit is only all             | owed when     | LOCK =     | 0           |               |              |      |
|         |            | 0             | WAIT/ACK                       | pin is active | -low       |             |               |              |      |
|         |            | 1             | WAIT/ACK                       | pin is active | -high      |             |               |              |      |
| 8.9.2.2 | WDRV       |               |                                |               |            |             |               |              |      |
|         |            | WAIT / ACK    | Coutput pin str                | ucture        |            |             |               |              |      |
|         |            | changing th   | is bit is only all             | owed when     | LOCK =     | 0           |               |              |      |
|         |            | 0             | WAIT/ACK                       | buffer is ope | en drain ( | or open sou | rce to VCC if | active high) |      |
|         |            | 1             | WAIT/ACK                       | buffer is pus | h-pull     |             |               |              |      |
| 8.9.2.3 | WACK       |               |                                |               |            |             |               |              |      |
|         | -          | WAIT/ACK      | pin function                   |               |            |             |               |              |      |
|         |            | changing th   | is bit is only all             | owed when     | LOCK =     | 0           |               |              |      |
|         |            | 0             | WAIT mode                      |               |            |             |               |              |      |
|         |            | 1             | ACK mode                       |               |            |             |               |              |      |

30

# 9. Module Detection & Activation

Common Interface modules are hot-plugable. In order to achieve this function, the CIMaX<sup>™</sup> automatically detects the insertion and removal of a module and acts as programmed whenever this occurs.

In order to detect a module, the PC Card standard defines two reserved pins on the connector: CD1# and CD2#. They must be simultaneously asserted (grounded) to ensure a module is inserted. When a module is inserted, the CIMaX<sup>™</sup> can automatically activate the module if programmed so when AUTO bit is asserted in the Module Control Register and VCC bit is set in the Power Control Register (modules VCC is on). The activation can also be handled manually by the host microprocessor by sequentially asserting the right bits in the Module Control Register. If both modules are inserted simultaneously, autoactivation procedure is performed sequentially on one module after the other.

The module activation consists in resetting the module and waiting for RDY signal to go high with respect to the PC Card standard timings.

![](_page_30_Figure_5.jpeg)

|                                    | Symbol                          | Min | Max | Unit |
|------------------------------------|---------------------------------|-----|-----|------|
| t <sub>h</sub> (Hi-z)              | Card detect to reset driven     | 300 |     | ms   |
| t <sub>w</sub> (RESET)             | Reset pulse width               | 11  |     | μs   |
| t <sub>busy</sub><br>(informative) | Reset asserted to ready negated |     | 10  | μs   |
| t <sub>rdy</sub><br>(informative)  | Reset negated to module ready   |     | 5   | S    |

## 9.1 Interrupts

Interrupts are managed by CIMaX<sup>™</sup> and one interrupt output is available for connecting CIMaX<sup>™</sup> to the main microprocessor interrupt controller. Five interrupt sources are available : modules detection (2) modules IRQ (2) and one external device interrupt applied to the CIMaX<sup>™</sup> by using the external interrupt input pin. Modules detection interrupts are latched inside the CIMaX<sup>™</sup> and are acknowledged on the reading of the Interrupt Status Register. Each interrupt source can be individually masked. When masked, an incoming interrupt is visible in the Interrupt Status Register but does not generate an interrupt to the host microprocessor. The INT output to the host microprocessor can be configured to be active high or low and driven by a push-pull or an open drain.

![](_page_31_Picture_0.jpeg)

## 9.2 Power

The CIMaX<sup>™</sup> has 6 power pairs (VCC – GND):

| Block                         | Pins                                            | Description                                                                         |
|-------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------|
| Module interface              | VCC_DVB1,<br>VCC_DVB2,<br>GND_DVB1,<br>GND_DVB2 | Two pairs of power supplies to drive all inputs and outputs from/to the two modules |
| Core logic                    | VCC_CORE,<br>GND_CORE                           | One pair for core logic                                                             |
| Demod interface               | VCC_TSI,<br>GND_TSI                             | One pair for interfacing the TS input                                               |
| Demux interface               | VCC_TSO,<br>GND_TSO                             | One pair for interfacing the TS output                                              |
| Host microprocessor interface | VCC_PROC<br>GND_PROC                            | One pair for interfacing host microprocessor control signals                        |

The core power pair must be connected to a 3.3V power source.

The other pairs can be either connected to a 3.3V or 5V power source depending on the voltage required by the device connected to it.

The DVB1 and DVB2 pairs must be connected to the same power source.

# **10. Electrical Characteristics**

## **10.1** Absolute Maximum Ratings

| Symbol           | Description                   | Min Value | Max Value             | Unit |
|------------------|-------------------------------|-----------|-----------------------|------|
|                  | Storage Ambient temperature   | - 50      | 150                   | °C   |
| T <sub>A</sub>   | Operating Ambient temperature | 0         | 70                    | °C   |
| $V_{DD5}$        | 5V Supply voltage             | -0.5      | 5.5                   | V    |
| V <sub>DD3</sub> | Core Supply voltage           | -0.5      | 3.6                   | V    |
|                  | I/O voltage                   | -0.5      | V <sub>DD</sub> + 0.5 | V    |

Notice: Stresses beyond those listed values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended period may affect device reliability

# 10.2 DC Characteristics

Specified at  $V_{DD} = 5.0V (+-10\%)$ :

| Symbol            | Parameter                                        | Min                | Туре | Max  | Unit |
|-------------------|--------------------------------------------------|--------------------|------|------|------|
| V <sub>IL</sub>   | Input low voltage                                |                    |      | 0.8  | V    |
| V <sub>IH</sub>   | Input high voltage                               | 2.0                |      |      | V    |
| V <sub>OL</sub>   | Output low voltage<br>I <sub>OL</sub> = 1.7 mA   |                    |      | 0.5  | V    |
| V <sub>OH</sub>   | Output high voltage<br>I <sub>OH</sub> = -1.7 mA | $0.7\times V_{DD}$ |      |      | V    |
| V <sub>T+</sub>   | Schmitt trigger positive threshold               |                    |      | 1.74 | V    |
| V <sub>T-</sub>   | Schmitt trigger negative threshold               | 0.88               |      |      | V    |
| V <sub>HYST</sub> | Schmitt trigger hysteresis                       |                    | 0.68 |      | V    |
| ΙL                | Input leakage current                            | -10                |      | 10   | μΑ   |
| I <sub>oz</sub>   | Tristate output leakage current                  | -10                |      | 10   | μA   |

Specified at  $V_{DD} = 3.3V$  (+/- 10%):

| Symbol            | Parameter                                      | Min                | Туре | Max  | Unit |
|-------------------|------------------------------------------------|--------------------|------|------|------|
| V <sub>IL</sub>   | Input low voltage                              |                    |      | 0.8  | V    |
| V <sub>IH</sub>   | Input high voltage                             | 2.0                |      |      | V    |
| V <sub>OL</sub>   | Output low voltage<br>I <sub>OL</sub> = -2 mA  |                    |      | 0.4  | V    |
| V <sub>OH</sub>   | Output high voltage<br>I <sub>OH</sub> = -2 mA | $0.7 	imes V_{DD}$ |      |      | V    |
| V <sub>T+</sub>   | Schmitt trigger positive threshold             |                    |      | 1.74 | V    |
| V <sub>T-</sub>   | Schmitt trigger negative threshold             | 0.88               |      |      | V    |
| V <sub>HYST</sub> | Schmitt trigger hysteresis                     |                    | 0.68 |      | V    |
| ΙL                | Input leakage current                          | -10                |      | 10   | μA   |
| I <sub>oz</sub>   | Tristate output leakage current                | -10                |      | 10   | μA   |

## **10.3** Power consumption

Some typical power consumptions are given below in the following conditions and limitations.

The power consumption due to the USCG module isn't available because depending on the application.

| Temperature:        |      | 25°C |          |
|---------------------|------|------|----------|
| CIMaX clock frequen | су:  |      | 27 MHz   |
| TS clock frequency: |      |      | 2.75 MHz |
| VCC core:           | 3.3V |      |          |
| VCC Padring:        |      | 5V   |          |

![](_page_33_Picture_0.jpeg)

| Capacitance on TS pi   | 30 pF max      | x  |       |         |
|------------------------|----------------|----|-------|---------|
| Core power consumpt    |                |    |       |         |
| Icore                  | 6.8 mA         |    |       |         |
| Padring power consur   | nption:        |    |       |         |
| no TS activity, no mod | dule connected |    |       | 0.0 mA  |
| TS bypassed TSin Æ     | TSout, VCC off |    |       | 0.67 mA |
| TS bypassed TSin Æ     | TSout, VCC on  |    |       | 0.75 mA |
| TS through module A    |                | 0. | 79 mA | ١       |
| TS through modules A   | A and B        | 0. | 83 mA |         |

# 10.4 Input/Output Capacitances

The following table provides the Input and Output capacitance:

| Symbol | Description                           | Test condition | Min | Туре | Max | Unit |
|--------|---------------------------------------|----------------|-----|------|-----|------|
| Cin    | Inputs capacitance                    | 3.3V           |     | 5.4  |     | pF   |
| Cout   | Outputs capacitance                   | 3.3V           |     | 8.6  |     | pF   |
| Cbid   | Bi-directional buffers<br>capacitance | 3.3V           |     | 9.6  |     | pF   |

# 10.5 Pull-up/pull-down

The following table provides the internal pull-up and pull-down resistor values:

| Symbol | Description              | Min | Туре | Мах | Unit |
|--------|--------------------------|-----|------|-----|------|
| up     | pull-up resistor value   |     | 40   |     | KΩ   |
| down   | pull-down resistor value |     | 120  |     | KΩ   |

# 11. Package

PQFP 128 pin configuration

![](_page_34_Figure_3.jpeg)

### 11.0.1 Pinning

| Name  | Pin Nb |
|-------|--------|
| MDOA0 | 1      |
| MDOB1 | 2      |
| MDOA1 | 3      |
| MDOB2 | 4      |
| MDOA2 | 5      |
| CD2B# | 6      |
| CD2A# | 7      |

![](_page_34_Picture_6.jpeg)

4152B-ASSP-09/05

| MEI |
|-----|
|     |
| R   |

| Pin Nb |
|--------|
| 8      |
| 9      |
| 10     |
| 11     |
| 12     |
| 13     |
| 14     |
| 15     |
| 16     |
| 17     |
| 18     |
| 19     |
| 20     |
| 21     |
| 22     |
| 23     |
| 24     |
| 25     |
| 26     |
| 27     |
| 28     |
| 29     |
| 30     |
| 31     |
| 32     |
| 33     |
| 34     |
| 35     |
| 36     |
| 37     |
| 38     |
| 39     |
| 40     |
| 41     |
| 42     |
|        |

| Name     | Pin Nb |
|----------|--------|
| MDI3     | 43     |
| MDI4     | 44     |
| MDI5     | 45     |
| MDI6     | 46     |
| MDI7     | 47     |
| MIVAL    | 48     |
| MISTRT   | 49     |
| MICLK    | 50     |
| VCC_TSI  | 51     |
| GND_TSO  | 52     |
| MDO0     | 53     |
| MDO1     | 54     |
| MDO2     | 55     |
| MDO3     | 56     |
| MDO4     | 57     |
| MDO5     | 58     |
| MDO6     | 59     |
| MDO7     | 60     |
| MOVAL    | 61     |
| MOSTRT   | 62     |
| MOCLK    | 63     |
| VCC_TSO  | 64     |
| VCC_DVB2 | 65     |
| ADLE     | 66     |
| ADOE#    | 67     |
| DATDIR   | 68     |
| DATOE#   | 69     |
| VCCEN    | 70     |
| CD1B#    | 71     |
| CD1A#    | 72     |
| MDOB3    | 73     |
| MDOA3    | 74     |
| MDOB4    | 75     |
| MDOA4    | 76     |
| MDOB5    | 77     |

![](_page_36_Picture_2.jpeg)

![](_page_37_Picture_0.jpeg)

| Name      | Pin Nb |
|-----------|--------|
| MDOA5     | 78     |
| MDOB6     | 79     |
| MDOA6     | 80     |
| CE1B#     | 81     |
| CE1A#     | 82     |
| MDOB7     | 83     |
| MDOA7     | 84     |
| CE2B#     | 85     |
| GND_DVB2  | 86     |
| CE2A#     | 87     |
| OE#       | 88     |
| IORD#     | 89     |
| IOWR#     | 90     |
| MISTRTB   | 91     |
| MISTRTA   | 92     |
| MDIB0     | 93     |
| MDIA0     | 94     |
| MDIB1     | 95     |
| MDIA1     | 96     |
| WE#       | 97     |
| MDIB2     | 98     |
| MDIA2     | 99     |
| RDY/IRQB# | 100    |
| RDY/IRQA# | 101    |
| MDIB3     | 102    |
| MDIA3     | 103    |
| MIVALB    | 104    |
| MIVALA    | 105    |
| MDIB4     | 106    |
| MDIA4     | 107    |
| MICLKB    | 108    |
| VCC_DVB1  | 109    |
| MICLKA    | 110    |
| MDIB5     | 111    |
| MDIA5     | 112    |

4152B-ASSP-09/05

| Name    | Pin Nb |
|---------|--------|
| MDIB6   | 113    |
| MDIA6   | 114    |
| MDIB7   | 115    |
| MDIA7   | 116    |
| MOCLKB  | 117    |
| MOCLKA  | 118    |
| RSTB    | 119    |
| RSTA    | 120    |
| WAITB#  | 121    |
| WAITA#  | 122    |
| REG#    | 123    |
| MOVALB  | 124    |
| MOVALA  | 125    |
| MOSTRTB | 126    |
| MOSTRTA | 127    |
| MDOB0   | 128    |

# 11.0.2 Package outlines

PQFP L 128 pin

![](_page_38_Picture_4.jpeg)

![](_page_39_Picture_0.jpeg)

![](_page_39_Figure_1.jpeg)

| E1 | 13.90     | 14.00 | 14.10 | . 547   | . 551 | . 555 |
|----|-----------|-------|-------|---------|-------|-------|
| E2 | 12.50 REF |       |       | 492 REF |       |       |
| L  | 0.730     |       | 1.030 | . 029   |       | . 041 |
| J  | 0.250     | 0.330 |       | . 010   | . 013 |       |
| e  | 0.500 BSC |       |       | .020 BS | ;     |       |
| f  | 0.130     |       | 0.280 | .005    |       | . 011 |
| N1 | 26        |       |       | 26      |       |       |
| N2 | 38        |       |       | 38      |       |       |

CIMaX<sup>™</sup>, CI Pack<sup>™</sup> and CI Pack+<sup>™</sup> are registered trademark of SCM Microsystems. All other trademarks are the property of their respective companies.

40

# 12. Ordering Information

| Table 12-1. | Possible Order Entries |
|-------------|------------------------|
|             |                        |

| Part Number  | Temperature        | Package | Packing |
|--------------|--------------------|---------|---------|
| T90FJR-5VV   | Commercial         | VQFP128 | Tray    |
| AT90FJR-5VTX | Commercial & Green | VQFP128 | Tray    |

![](_page_40_Picture_5.jpeg)

![](_page_41_Picture_0.jpeg)

## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## Atmel Operations

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3. France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Chevenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Chevenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically providedotherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, are registered trademarks, and Everywhere You Are<sup>®</sup> are the trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

![](_page_41_Picture_28.jpeg)

Printed on recycled paper.

4152B-ASSP-09/05