

## 1.8V-3.3V PicoPLL, World's Smallest Programmable Clock

#### **Features**

- · Lowest-Power, Smallest Programmable PLL
- · Very Low Jitter and Phase Noise
- · Output Frequency up to:
  - 110 MHz @ 1.8V Operation
  - 166 MHz @ 2.5V Operation
  - 200 MHz @ 3.3V Operation
- · Input Frequency:
  - Fundamental Crystal: 10 MHz to 50 MHz
  - Reference Clock: 1 MHz to 200 MHz
- Accepts >0.1V Reference Signal Input Voltage
- One I/O Pin can be Configured as Output Enable (OE), Frequency Switching (FSEL), Power Down (PDB) Input, or CLK1 Output.
- <10 µA Current Consumption with PDB Active.
- · Single 1.8V to 3.3V, ±10% Power Supply
- Operating Temperature Range from –40°C to +85°C
- Available in 6-pin DFN and SOT-23 GREEN/RoHS Compliant Packages

### **General Description**

The PL611s-02 is a low-power, small form factor, high performance OTP-base programmable frequency synthesizer and a part in the PicoPLL Factory Programmable Quick Turn Clocks family.

Designed to fit in a small DFN or SOT-23 package for a broad range of applications, the PL611s-02 offers the best phase noise and jitter performance, and power consumption of its rivals. In addition, one programmable I/O pin can be configured as Output Enable (OE), Frequency Switching (F\_SEL), Power Down (PDB) input, or CLK1 (F\_OUT, F\_REF, F\_REF/2) output. The power down feature of PL611s-02, when activated, allows the IC to consume less than 10  $\mu A$  of power, while its programming flexibility allows generating any output, up to 200 MHz using a low-cost crystal or reference input.

### **Package Types**



### **Functional Block Diagram**



### 1.0 ELECTRICAL CHARACTERISTICS

### **Absolute Maximum Ratings †**

| Supply Voltage Range, V <sub>DD</sub> |          |
|---------------------------------------|----------|
| Input Voltage Range, V <sub>IN</sub>  |          |
| Output Voltage, V <sub>OUT</sub>      |          |
| Data Retention @ 85°C                 | 10 Years |

**† Notice:** Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. \*Operating temperature is guaranteed by design. Parts are tested to commercial grade only.

TABLE 1-1: DC SPECIFICATIONS

| Parameters                          | Symbol           | Min.                 | Тур. | Max. | Units | Conditions                                                              |
|-------------------------------------|------------------|----------------------|------|------|-------|-------------------------------------------------------------------------|
|                                     |                  | _                    | 6.0  | _    |       | V <sub>DD</sub> = 3.3V, 30 MHz,<br>Load = 15 pF                         |
| Supply Current, Dynamic             | I <sub>DD</sub>  | _                    | 3.9  |      | mA    | V <sub>DD</sub> = 2.5V, 30 MHz,<br>Load = 15 pF                         |
|                                     |                  | _                    | 2.1  |      |       | V <sub>DD</sub> = 1.8V, 30 MHz,<br>load = 15 pF                         |
|                                     |                  | _                    | 2.0  |      |       | V <sub>DD</sub> = 3.3V, 30 MHz,<br>Load = 15 pF                         |
| PLL Off: Supply Current,<br>Dynamic | I <sub>DD</sub>  | _                    | 1.6  |      | mA    | V <sub>DD</sub> = 2.5V, 30 MHz,<br>Load = 15 pF                         |
|                                     |                  | _                    | 0.8  |      |       | V <sub>DD</sub> = 1.8V, 30 MHz,<br>Load = 15 pF                         |
| Supply Current, Disabled State      | I <sub>DD</sub>  | _                    | _    | <10  | μA    | When PDB=0                                                              |
| Operating Voltage                   | V <sub>DD</sub>  | 1.62                 | 1    | 3.63 | V     | _                                                                       |
| Power Supply Ramp                   | t <sub>PU</sub>  | 0.05                 |      | 100  | ms    | Time for $V_{DD}$ to reach 90% $V_{DD}$ . Power ramp must be monotonic. |
| Output Low Voltage                  | V <sub>OL</sub>  | _                    | 1    | 0.4  | V     | I <sub>OL</sub> = +4 mA Standard Drive                                  |
| Output High Voltage                 | V <sub>OH</sub>  | V <sub>DD</sub> -0.4 | _    | _    | V     | I <sub>OH</sub> = –4 mA Standard Drive                                  |
| Output Current, Low Drive           | I <sub>OSD</sub> | 4                    | _    |      | mA    | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V                          |
| Output Current, Standard Drive      | I <sub>OSD</sub> | 8                    |      | _    | mA    | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V                          |
| Output Current, High Drive          | I <sub>OHD</sub> | 16                   | _    | _    | mA    | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V                          |

TABLE 1-2: AC SPECIFICATIONS

| Parameters                                 | Symbol | Min.     | Тур. | Max.            | Units                                                      | Conditions                                                                           |
|--------------------------------------------|--------|----------|------|-----------------|------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Crystal Input Frequency (X <sub>IN</sub> ) |        | 10       | _    | 50              | MHz                                                        | Fundamental Crystal                                                                  |
|                                            |        | 1        | _    | 200             |                                                            | @ V <sub>DD</sub> = 3.3V                                                             |
| Input (F <sub>IN</sub> ) Frequency         |        | 1        | _    | 166             | MHz                                                        | @ V <sub>DD</sub> = 2.5V                                                             |
|                                            |        | 1        | _    | 110             |                                                            | @ V <sub>DD</sub> = 1.8V                                                             |
| Input (F <sub>IN</sub> ) Signal Amplitude  |        | 0.9      | _    | V <sub>DD</sub> | V <sub>PP</sub>                                            | Internally AC coupled (High Frequency)                                               |
| Input (F <sub>IN</sub> ) Signal Amplitude  |        | 0.1      | _    | V <sub>DD</sub> | V <sub>PP</sub>                                            | Internally AC coupled (Low<br>Frequency)<br>3.3V<50 MHz,<br>2.5V<40 MHz, 1.8V<15 MHz |
|                                            |        |          | _    | 200             |                                                            | @ V <sub>DD</sub> = 3.3V                                                             |
| Output Frequency                           |        |          | _    | 166             | MHz                                                        | @ V <sub>DD</sub> = 2.5V                                                             |
|                                            |        | _        | _    | 110             |                                                            | @ V <sub>DD</sub> = 1.8V                                                             |
| Settling Time                              |        | <u> </u> | _    | 2               | ms At power-up (after V <sub>DI</sub> increases over 1.62V |                                                                                      |

TABLE 1-2: AC SPECIFICATIONS (CONTINUED)

| Parameters                                                       | Symbol | Min. | Тур. | Max. | Units | Conditions                                                                                                                       |
|------------------------------------------------------------------|--------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| Output Enable Time                                               |        | _    | 1    | 10   | ns    | OE Function; T <sub>A</sub> =25°C,<br>15 pF Load. Add one<br>clock period to this measure-<br>ment for a usable<br>clock output. |
|                                                                  |        |      |      | 2    | ms    | PDB Function; T <sub>A</sub> =25°C,<br>15 pF Load                                                                                |
| V <sub>DD</sub> Sensitivity                                      |        | -2   |      | 2    | ppm   | Frequency vs. V <sub>DD</sub> ±10%                                                                                               |
| Output Rise Time                                                 |        | _    | 1.2  | 1.7  | ns    | 15 pF Load, 10/90% V <sub>DD</sub> ,<br>High Drive, 3.3V                                                                         |
| Output Fall Time                                                 |        | _    | 1.2  | 1.7  | ns    | 15 pF Load, 90/10% V <sub>DD</sub> ,<br>High Drive, 3.3V                                                                         |
|                                                                  |        | 45   | 50   | 55   |       | @2.5V and 3.3V over entire frequency range, V <sub>DD</sub> /2                                                                   |
| Duty Cycle                                                       |        | 45   | 50   | 55   | %     | @1.8V, ≤ 75 MHz $F_{OUT}$ , $V_{DD}/2$                                                                                           |
|                                                                  |        | 40   |      | 60   |       | @1.8V, 75 MHz < F <sub>OUT</sub> ≤ 110 MHz                                                                                       |
| Period Jitter, Pk-to-Pk<br>(Note 1)<br>(10,000 samples measured) |        | _    | 70   | _    | ps    | With capacitive decoupling between V <sub>DD</sub> and GND                                                                       |

**Note 1:** Jitter performance depends on the programming parameters.

TABLE 1-3: CRYSTAL SPECIFICATIONS

| Paran                                                 | Symbol                          | Min              | Тур | Max | Units |     |
|-------------------------------------------------------|---------------------------------|------------------|-----|-----|-------|-----|
| Fundamental Crystal Re                                | sonator Frequency               | F <sub>XIN</sub> | 10  | _   | 50    | MHz |
| Crystal Loading Rating<br>(The IC can be programmage) | C <sub>L (xtal)</sub>           | 8                | _   | 12  | pF    |     |
| Maximum Sustainable D                                 | Maximum Sustainable Drive Level |                  | _   | _   | 100   | μW  |
| Operating Drive Level                                 |                                 | _                | _   | 30  | _     | μW  |
| Motal Can Crystal                                     | Shunt Capacitance               | C0               | _   | _   | 5.5   | pF  |
| Metal Can Crystal ESR Max                             |                                 | ESR              | _   | _   | 50    | Ω   |
| Small SMD Chiefel Shunt Capacitance                   |                                 | C0               | _   | _   | 2.5   | pF  |
| Small SMD Crystal                                     | ESR Max                         | ESR              | _   | _   | 80    | Ω   |

### **TEMPERATURE SPECIFICATIONS (Note 1)**

| Parameters                             | Sym.           | Min. | Тур. | Max. | Units | Conditions    |  |
|----------------------------------------|----------------|------|------|------|-------|---------------|--|
| Temperature Ranges                     |                |      |      |      |       |               |  |
| Storage Temperature<br>Range           | T <sub>S</sub> | -65  | _    | 150  | °C    | _             |  |
| Soldering Temperature                  | T <sub>S</sub> | _    | _    | 260  | °C    | Green Package |  |
| Ambient Operating<br>Temperature Range | T <sub>A</sub> | -40  | _    | 85   | °C    | _             |  |

**Note 1:** Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. \*Operating temperature is guaranteed by design. Parts are tested to commercial grade only.

### 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

TABLE 2-1: PIN FUNCTION TABLE

| Name              | Pin Ass | ignment | Typo  | Description                                                                                                                                                                                                                                             |             |               |                    |        |
|-------------------|---------|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|--------------------|--------|
| Name              | SOT-23  | DFN     | Туре  |                                                                                                                                                                                                                                                         | Desc        | приоп         |                    |        |
| OE, PDB,<br>FSEL, | 1       |         | 1/0   | This programmable I/O pin can be configured as an Output Enable (OE) input, Power Down input (PDB), On-the-Fly Frequency Switching Selector (FSEL), or CLK1 clock output This pin has an internal 60 k $\Omega$ pull up resistor for OE, PDB, and FSEL. |             |               |                    |        |
| CLK1              | ,       | 1/0     | State | OE                                                                                                                                                                                                                                                      | PDB         | FSEL          |                    |        |
|                   |         |         |       |                                                                                                                                                                                                                                                         | 0           | Tri-State CLK | Power Down<br>Mode | Bank 1 |
|                   |         |         |       | 1 (default)                                                                                                                                                                                                                                             | Normal Mode | Normal Mode   | Bank 2             |        |
| GND               | 2       | 3       | Р     | GND conne                                                                                                                                                                                                                                               | ction       |               |                    |        |
| XIN, FIN          | 3       | 1       | I     | Crystal or Reference Clock input pin                                                                                                                                                                                                                    |             |               |                    |        |
| XOUT              | 4       | 6       | 0     | Crystal Output pin. Do Not Connect (DNC) when F <sub>IN</sub> is present.                                                                                                                                                                               |             |               |                    |        |
| VDD               | 5       | 5       | Р     | V <sub>DD</sub> connection                                                                                                                                                                                                                              |             |               |                    |        |
| CLK0              | 6       | 4       | 0     | Programmable Clock Output                                                                                                                                                                                                                               |             |               |                    |        |

### TABLE 2-2: KEY PROGRAMMING PARAMETERS

| CLK[0:1]<br>Output Frequency                                                                              | Output Drive Strength                                                                             | Programmable<br>Input/Output                                                               |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| F <sub>OUT</sub> = F <sub>REF</sub> × M / (R × P)<br>Where:<br>M = 11 bit<br>R = 8 bit<br>P = 5 bit       | Three optional drive strengths to choose from:  • Low: 4 mA  • Std: 8 mA (default)  • High: 16 mA | One output pin can be configured as:  OE - input  PDB - input  FSEL - input  CLK1 - output |
| CLK0 = $F_{OUT}$ , $F_{REF}$ or $F_{REF}/(2 \times P)$<br>CLK1 = $F_{REF}$ , $F_{REF}/2$ , CLK0 or CLK0/2 |                                                                                                   |                                                                                            |

### 3.0 FUNCTIONAL DESCRIPTION

PL611s-02 is a highly featured, very flexible, advanced programmable PLL design for high performance, low-power, small form-factor applications. The PL611s-02 accepts a fundamental input crystal of 10 MHz to 50 MHz or reference clock input of 1 MHz to 200 MHz and is capable of producing two outputs up to 200 MHz. This flexible design allows the PL611s-02 to deliver any PLL generated frequency,  $F_{REF}$  (Crystal or REF\_CLK) frequency or  $F_{REF}/(2\times P)$  to CLK0 and/or CLK1. The following content explains some of the design features of the PL611s-02.

### 3.1 PLL Programming

The PLL in the PL611s-02 is fully programmable. The PLL is equipped with an 8-bit input frequency divider (R-Counter), and an 11-bit VCO frequency feedback loop divider (M-Counter). The output of the PLL is transferred to a 5-bit post VCO divider (P-Counter). The output frequency is determined by the following formula:

### **EQUATION 3-1:**

$$F_{OUT} = \frac{F_{REF} \times M}{R \times P}$$

### 3.2 Clock Output (CLK0)

CLK0 is the main clock output. The output of CLK0 can be configured as the PLL output ( $F_{VCO}/(2\times P)$ ),  $F_{REF}$  (Crystal or REF\_CLK) output, or  $F_{REF}/(2\times P)$  output. The output drive level can be programmed to Low Drive (4 mA), Standard Drive (8 mA) or High Drive (16 mA). The maximum output frequency is determined by the Power Supply Voltage; 200 MHz at 3.3V, 166 MHz at 2.5V and 110 MHz at 1.8V.

### 3.3 Clock Output (CLK1)

The CLK1 feature allows the PL611s-02 to have an additional clock output programmed to one of the following:

- F<sub>REF</sub> Reference (Crystal or REF\_CLK) Frequency
- F<sub>RFF</sub> / 2
- CLK0
- CLK0 / 2

### 3.4 Maximum VCO Frequency

For the best performance, we recommend to use the highest VCO frequency allowed at the power supply voltage where the PL611s-02 will be used. It is actually the maximum VCO frequency that determines the maximum output frequency. When a PL611s-02 is programmed for use at a certain power supply voltage,

it is safe to use that part at higher voltages also because at higher voltages the maximum VCO frequency is also higher. The other way around, using the part at a lower voltage than what it was originally configured for, is not safe.

### 3.5 Output Enable (OE)

The Output Enable feature allows the user to enable and disable the clock output(s) by toggling the OE pin. The OE pin incorporates a 60 k $\Omega$  pull up resistor giving a default condition of logic "1".

### 3.6 Power-Down Control (PDB)

The Power Down (PDB) feature allows the user to put the PL611s-02 into "Sleep Mode". When activated (logic '0'), PDB disables the PLL, the oscillator circuitry, counters, and all other active circuitry. In Power Down mode the IC consumes <10  $\mu A$  of power. The PDB pin incorporates a 60  $k\Omega$  pull up resistor giving a default condition of logic "1".

### 3.7 Frequency Select (FSEL)

The Frequency Select (FSEL) feature allows the PL611s-02 to switch between two pre-programmed outputs allowing the device "On the Fly" frequency switching. The FSEL pin incorporates a 60 k $\Omega$  pull up resistor giving a default condition of logic "1".

### 4.0 LAYOUT RECOMMENDATIONS

The following guidelines are to assist you with a performance optimized PCB design.

# 4.1 Signal Integrity and Termination Considerations

- · Keep traces short!
- Trace = Inductor. With a capacitive load this equals ringing
- Long trace = Transmission Line. Without proper termination this will cause reflections (looks like ringing).
- Design long traces (greater than one inch) as striplines or microstrips with defined impedance.
- · Match trace at one side to avoid reflections

bouncing back and forth.

# 4.2 Decoupling and Power Supply Considerations

- Place decoupling capacitors as close as possible to the V<sub>DD</sub> pin(s) to limit noise from the power supply
- Multiple V<sub>DD</sub> pins should be decoupled separately for best performance.
- Addition of a ferrite bead in series with V<sub>DD</sub> can help prevent noise from other board sources
- Value of decoupling capacitor is frequency dependent. Typical values to use are 0.1 μF for designs using frequencies < 50 MHz and 0.01 μF for designs using frequencies > 50 MHz.



FIGURE 4-1: Typical CMOS Termination.



FIGURE 4-2: Crystal Tuning Circuit.

### 5.0 PACKAGING INFORMATION

### 5.1 Package Marking Information





**Legend:** XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

### 6-LEAD TDFN 2.0 MM × 1.3 MM PACKAGE OUTLINE & RECOMMENDED LAND PATTERN

#### TITLE

6 LEAD TDFN 2.0x1.3 mm PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



TOP VIEW NOTE: 1, 2



SIDE VIEW

NOTE: 1, 2

### BOTTOM VIEW

NOTE: 1, 2

### NOTES

- 1. MAX PACKAGE WARPAGE IS
- 0.05mm.
- 2. MAX ALLOWABLE BURR IS
- 0.076mmm IN ALL DIRECTIONS.
- 3. PIN #1 IS ON TOP WILL BE LASER MARKED.
- 4. UNIT IN mm.
- 5. SHADED AREA IS SOLDER STENCIL OPENING.
- 6. RECOMMENDED VIA SIZE IS
- 0.30 0.35 mm.

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.



### 6-LEAD SOT-23 PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



### APPENDIX A: REVISION HISTORY

### **Revision A (November 2016)**

- Converted Micrel document PL611s-02 to Microchip data sheet DS20005670A
- Minor grammatical and text changes throughout document.
- Remove TM trademark from "PicoPLL" in title and throughout document.

**NOTES:** 

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.      | $- \underline{x}\underline{x}\underline{x} \qquad \underline{x} \qquad - \underline{x}\underline{x}$ | Examples:                                                                                                                                                                                                                                                                    |
|---------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device        | ID Code Package Temperature Media<br>Type Type                                                       | a) PL611s-02-XXXGC-TR: 1.8V-3.3V PicoPLL™ Clock, Unique 3-digit programming code, DFN-6 Lead, Commercial Temperature, Tape & Reel                                                                                                                                            |
| Device:       | PL611s-02: 1.8V-3.3V PicoPLL, World's Smallest Programmable Clock                                    | b) PL611s-02-XXXTC-TR: 1.8V-3.3V PicoPLL™ Clock, Unique 3-digit programming code, SOT23-6                                                                                                                                                                                    |
| ID Code       | XXX = Unique 3-digit code assigned at programming time                                               | Lead, Commercial Temperature, Tape and Reel                                                                                                                                                                                                                                  |
| Package Type: | G = DFN-6 Lead<br>T = SOT23-6 Lead                                                                   | c) PL611s-02-XXXGI: 1.8V-3.3V PicoPLL™ Clock, Unique 3-digit programming code, DFN-6 Lead, Industrial Temperature,                                                                                                                                                           |
| Temperature:  | C = Commercial (0°C to +70°C)<br>I = Industrial (-40°C to +85°C)                                     | Tube d) PL611s-02-XXXGI-TR: 1.8V-3.3V PicoPLL™ Clock, Unique 3-digit programming code, DFN-6                                                                                                                                                                                 |
| Media Type:   | Blank = Tube<br>TR = Tape & Reel                                                                     | Lead, Industrial Tempera-<br>ture, Tape & Reel                                                                                                                                                                                                                               |
|               |                                                                                                      | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. |

**NOTES:** 

### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2016, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-1079-9



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY

Tel: 631-435-6000 San Jose, CA

Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100

Fax: 852-2401-3431 **Australia - Sydney** 

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

**India - Pune** Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Downloaded from Arrow.com.