### Features

- Fast read access time 90ns
- Low-power CMOS operation
  - 100µA max standby
  - 40mA max active at 5MHz
- JEDEC standard packages
  - 32-lead PLCC
  - 32-lead PDIP
- 5V  $\pm$  10% supply
- High-reliability CMOS technology
  - 2,000V ESD protection
  - 200mA latchup immunity
- Rapid programming algorithm 50µs/byte (typical)
- CMOS- and TTL-compatible inputs and outputs
- Integrated product identification code
- Industrial temperature range
- Green (Pb/halide-free) packaging option

# 1. Description

The Atmel<sup>®</sup> AT27C080 is a low-power, high-performance 8,388,608-bit, one-time programmable, read-only memory (OTP EPROM) organized as 1M by 8 bits. The AT27C080 requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 90ns, eliminating the need for speed reducing WAIT states on highperformance microprocessor systems.

The Atmel scaled CMOS technology provides low active power consumption and fast programming. Power consumption is typically 10mA in active mode and less than  $10\mu$ A in standby mode.

The AT27C080 is available in a choice of industry standard, JEDEC-approved, one-time programmable (OTP) PLCC and PDIP packages. All devices feature two-line control ( $\overline{CE}$ ,  $\overline{OE}$ ) to give designers the flexibility to prevent bus contention.

With high-density, 8Mb storage capability, the AT27C080 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media.

The AT27C080 has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 50µs/byte. The integrated product identification code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages.

# Atmel

8Mb (1M x 8) One-time Programmable, Read-only Memory

Atmel AT27C080

0360N-EPROM-042015



# Atmel

# 2. Pin configurations

| Pin name | Function                     |
|----------|------------------------------|
| A0 - A19 | Addresses                    |
| 00 - 07  | Outputs                      |
| CE       | Chip enable                  |
| OE/VPP   | Output enable/Program supply |



### 3. System considerations

Switching between active and standby conditions via the chip enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed datasheet limits, resulting in device nonconformance. At a minimum, a  $0.1\mu$ F, high-frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the V<sub>CC</sub> and ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a  $4.7\mu$ F bulk electrolytic capacitor should be utilized, again connected between the V<sub>CC</sub> and ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.



Figure 3-1. Block diagram

### 4. Absolute maximum ratings\*

| Integrated UV erase dose                                                           |
|------------------------------------------------------------------------------------|
| V <sub>PP</sub> supply voltage with respect to ground2.0V to +14.0V <sup>(1)</sup> |
| Voltage on A9 with respect to ground2.0V to +14.0V <sup>(1)</sup>                  |
| Voltage on any pin with respect to ground2.0V to +7.0V <sup>(1)</sup>              |
| Storage temperature65°C to +150°C                                                  |
| Temperature under bias55°C to +125°C                                               |

\*NOTICE: Stresses beyond those listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: 1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is  $V_{CC}$  + 0.75V DC, which may overshoot to +7.0V for pulses of less than 20ns.

# 5. DC and AC characteristics

| Table 5-1. | Operating modes |
|------------|-----------------|
|------------|-----------------|

| Mode/Pin                              | CE              | OE/V <sub>PP</sub> | Ai                                                                      | Outputs             |
|---------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------|---------------------|
| Read                                  | V <sub>IL</sub> | V <sub>IL</sub>    | Ai                                                                      | D <sub>OUT</sub>    |
| Output disable                        | Х               | V <sub>IH</sub>    | X <sup>(1)</sup>                                                        | High Z              |
| Standby                               | V <sub>IH</sub> | Х                  | Х                                                                       | High Z              |
| Rapid program <sup>(2)</sup>          | V <sub>IL</sub> | V <sub>PP</sub>    | Ai                                                                      | D <sub>IN</sub>     |
| PGM verify                            | V <sub>IL</sub> | V <sub>IL</sub>    | Ai                                                                      | D <sub>OUT</sub>    |
| PGM inhibit                           | V <sub>IH</sub> | V <sub>PP</sub>    | Х                                                                       | High Z              |
| Product identification <sup>(4)</sup> | V <sub>IL</sub> | V <sub>IL</sub>    | $A9 = V_{H}^{(3)}$ $A0 = V_{IH} \text{ or } V_{IL}$ $A1 - A19 = V_{IL}$ | Identification code |

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

2. Refer to programming characteristics.

3.  $V_{H} = 12.0 \pm 0.5 V.$ 

4. Two identifier bytes may be selected. All Ai inputs are held low  $(V_{IL})$ , except A9, which is set to  $V_{H'}$  and A0, which is toggled low  $(V_{IL})$  to select the manufacturer's identification byte and high  $(V_{IH})$  to select the device code byte.

|                                         | Atmel AT27C080-90 |
|-----------------------------------------|-------------------|
| Industrial operating temperature (case) | -40·C - 85·C      |
| V <sub>CC</sub> power supply            | 5V ± 10%          |



| Symbol                                                    | Parameter                       | Condition                                                 | Min  | Max                   | Units |
|-----------------------------------------------------------|---------------------------------|-----------------------------------------------------------|------|-----------------------|-------|
| I <sub>LI</sub>                                           | Input load current              | $V_{\rm IN}$ = 0V to $V_{\rm CC}$ (Com., Ind.)            |      | ±1.0                  | μΑ    |
| I <sub>LO</sub>                                           | Output leakage current          | $V_{OUT} = 0V$ to $V_{CC}$ (Com., Ind.)                   |      | ±5.0                  | μA    |
| I <sub>SB</sub> V <sub>CC</sub> <sup>(1)</sup> standby cu | ) ( (1) store allow a summark   | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$       |      | 100                   | μA    |
|                                                           | V <sub>CC</sub> Standby current | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V |      | 1.0                   | mA    |
| I <sub>CC</sub>                                           | V <sub>CC</sub> active current  | f = 5MHz, $I_{OUT}$ = 0mA, $\overline{CE}$ = $V_{IL}$     |      | 40                    | mA    |
| V <sub>IL</sub>                                           | Input low voltage               |                                                           | -0.6 | 0.8                   | V     |
| V <sub>IH</sub>                                           | Input high voltage              |                                                           | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>                                           | Output low voltage              | I <sub>OL</sub> = 2.1mA                                   |      | 0.4                   | V     |
| V <sub>OH</sub>                                           | Output high voltage             | I <sub>OH</sub> = -400μA                                  | 2.4  |                       | V     |

Table 5-3. DC and operating characteristics for read operation

Note: 1.  $V_{CC}$  must be applied simultaneously or before  $\overline{OE}/V_{PP}$ , and removed simultaneously or after  $\overline{OE}/V_{PP}$ 

| Table 5-4. | AC characteristics for read operation |
|------------|---------------------------------------|
|------------|---------------------------------------|

|                                   |                                                                                                                     |                                                    | Atmel AT27C080-90 |     |       |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------|-----|-------|
| Symbol                            | Parameter                                                                                                           | Condition                                          | Min               | Max | Units |
| t <sub>ACC</sub> <sup>(4)</sup>   | Address to output delay                                                                                             | $\overline{CE} = \overline{OE}/V_{PP} \\ = V_{IL}$ |                   | 90  | ns    |
| t <sub>CE</sub> <sup>(3)</sup>    | CE to output delay                                                                                                  | $\overline{OE} = V_{IL}$                           |                   | 90  | ns    |
| t <sub>OE</sub> <sup>(3)(4)</sup> | OE to output delay                                                                                                  | $\overline{CE} = V_{IL}$                           |                   | 20  | ns    |
| t <sub>DF</sub> <sup>(2)(5)</sup> | $\overline{\text{OE}}$ or $\overline{\text{CE}}$ high to output float, whichever occurred first                     |                                                    |                   | 30  | ns    |
| t <sub>OH</sub>                   | Output hold from address, $\overline{\text{CE}}$ or $\overline{\text{OE}}/V_{\text{PP}}$ , whichever occurred first |                                                    | 0                 |     | ns    |

4

Figure 5-1. AC waveforms for read operation<sup>(1)</sup>



- Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified.
  - 2.  $t_{DF}$  is specified form  $\overline{OE}/V_{PP}$  or  $\overline{CE}$ , whichever occurs first. Output float is defined as the point when data is no longer driven.
  - 3.  $\overline{OE}/V_{PP}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{CE}$  without impact on  $t_{CE}$ .
  - 4.  $\overline{\text{OE}}/\text{V}_{\text{PP}}$  may be delayed up to  $t_{\text{ACC}}$   $t_{\text{OE}}$  after the address is valid without impact on  $t_{\text{ACC}}$ -
  - 5. This parameter is only sampled and is not 100% tested.

Figure 5-2. Input test waveform and measurement levels



Figure 5-3. Output test load



Note: CL = 100pF including jig capacitance.



# Table 5-5. Pin capacitance f = 1MHz, $T = 25^{\circ}C^{(1)}$

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 8   | pF    | $V_{IN} = OV$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.

#### READ PROGRAM (VERIFY) VIH ADDRESS ADDRESS STABLE VIL ← <sup>t</sup>AH <sup>t</sup>AS t<sub>DV</sub> VIH DATA OUT DATA DATA IN VIL <sup>– t</sup>DH t<sub>DS</sub> 6.5V $V_{CC}$ 5.0V <sup>– t</sup>DFP <sup>t</sup>vcs 13.0V OE/V<sub>PP</sub> VIL <sup>t</sup>OES <sup>t</sup>OEH <sup>t</sup>PRT <sup>t</sup>VR VIH CE VIL <sup>t</sup>PW

#### Figure 5-4. Programming waveforms

Notes: 1. The input timing reference is 0.8V for  $V_{\rm IL}$  and 2.0V for  $V_{\rm IH}$ 

2.  $t_{OE}$  and  $t_{DEP}$  are characteristics of the device, but must be accommodated by the programmer.

Table 5-6. DC programming characteristics  $T_A = 25 \pm 5^{\circ}$ C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                     |                                       | Limits |                       |       |
|------------------|-----------------------------------------------------|---------------------------------------|--------|-----------------------|-------|
| Symbol           | Parameter                                           | Test Conditions                       | Min    | Max                   | Units |
| ILI              | Input load current                                  | $V_{\rm IN} = V_{\rm IL}, V_{\rm IH}$ |        | ±10                   | μA    |
| V <sub>IL</sub>  | Input low level                                     |                                       | -0.6   | 0.8                   | V     |
| V <sub>IH</sub>  | Input high level                                    |                                       | 2.0    | V <sub>CC</sub> + 1.0 | V     |
| V <sub>OL</sub>  | Output low voltage                                  | $I_{OL} = 2.1 \text{mA}$              |        | 0.4                   | V     |
| V <sub>OH</sub>  | Output high voltage                                 | I <sub>OH</sub> = -400μA              | 2.4    |                       | V     |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (program and verify) |                                       |        | 40                    | mA    |
| I <sub>PP2</sub> | OE/V <sub>PP</sub> supply current                   | $\overline{CE} = V_{IL}$              |        | 25                    | mA    |
| V <sub>ID</sub>  | A9 product identification voltage                   |                                       | 11.5   | 12.5                  | V     |

Table 5-7. AC programming characteristics

#### $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 6.5 \pm 0.25V$ , $\overline{OE}/V_{PP} = 13.0 \pm 0.25V$

|                   |                                                           |                                               | Limits |      |       |
|-------------------|-----------------------------------------------------------|-----------------------------------------------|--------|------|-------|
| Symbol            | Parameter                                                 | Test conditions <sup>(1)</sup>                | Min    | Max  | Units |
| $\mathbf{t}_{AS}$ | Address setup time                                        |                                               | 2.0    |      | μs    |
| t <sub>OES</sub>  | $\overline{\text{OE}}/V_{\text{PP}}$ setup time           |                                               | 2.0    |      | μs    |
| t <sub>OEH</sub>  | $\overline{\text{OE}}/\text{V}_{\text{PP}}$ hold time     | Input rise and fall times:                    | 2.0    |      | μs    |
| t <sub>DS</sub>   | Data setup time                                           | (10% to 90%) 20ns                             | 2.0    |      | μs    |
| t <sub>AH</sub>   | Address hold time                                         | Input pulse levels:                           | 0.0    |      | μs    |
| t <sub>DH</sub>   | Data hold time                                            | 0.45V to 2.4V                                 | 2.0    |      | μs    |
| t <sub>DFP</sub>  | CE high to output float delay <sup>(2)</sup>              |                                               | 0.0    | 130  | ns    |
| t <sub>VCS</sub>  | V <sub>CC</sub> setup time                                | Input timing reference level:<br>0.8V to 2.0V | 2.0    |      | μs    |
| t <sub>PW</sub>   | CE program pulse width <sup>(3)</sup>                     | 0.00 10 2.00                                  | 47.5   | 52.5 | μs    |
| t <sub>DV</sub>   | Data valid from $\overline{CE}$                           | Output timing reference level:                |        | 1.0  | μs    |
| t <sub>VR</sub>   | $\overline{\text{OE}}/\text{V}_{\text{PP}}$ recovery time | 0.8V to 2.0V                                  | 2.0    |      | ns    |
| t <sub>PRT</sub>  | OE/V <sub>PP</sub> pulse rise time during<br>programming  |                                               | 50     |      | ns    |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{PP}$  and removed simultaneously with or after  $\overline{OE}/V_{PP}$ .

2. This parameter is only sampled, and is not 100% tested. Output float is defined as the point where data is no longer driven. See timing diagram.

3. Program pulse width tolerance is  $50\mu s \pm 5\%$ .

|              | Pins |    |    |    |    |    |    |    |    |          |
|--------------|------|----|----|----|----|----|----|----|----|----------|
| Codes        | A0   | 07 | O6 | O5 | 04 | O3 | 02 | 01 | 00 | Hex data |
| Manufacturer | 0    | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 1E       |
| Device type  | 1    | 1  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 8A       |





# 6. Rapid programming algorithm

A 50 $\mu$ s  $\overline{CE}$  pulse width is used to program. The address is set to the first location.  $V_{CC}$  is raised to 6.5V and  $\overline{OE}/V_{PP}$  is raised to 13.0V. Each address is first programmed with one 50 $\mu$ s  $\overline{CE}$  pulse without verification. Then a verification reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 50 $\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked.  $\overline{OE}/V_{PP}$  is then lowered to  $V_{IL}$  and  $V_{CC}$  to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.

Figure 6-1. Rapid programming algorithm



8

# 7. Ordering information

# Green package (Pb/halide-free)

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |               |                     |           |             |                 |
|------------------|----------------------|---------------|---------------------|-----------|-------------|-----------------|
| (ns)             | Active               | Standby       | Atmel ordering code | Package   | Lead finish | Operation range |
| 90 40            | 0.1                  | AT27C080-90JU | 32J                 | Matte tin | Industrial  |                 |
|                  | 40                   | 0.1           | AT27C080-90PU       | 32P6      | Matte tin   | (-40°C to 85°C) |

| Package type |                                                           |  |  |  |  |
|--------------|-----------------------------------------------------------|--|--|--|--|
| 32J          | 32-lead, plastic, J-leaded chip carrier (PLCC)            |  |  |  |  |
| 32P6         | 32-lead, 0.600" wide, plastic, dual inline package (PDIP) |  |  |  |  |



# Atmel

# 8. Package information

# 32J – PLCC









# 9. Revision history

| Doc. Rev. | Date    | Comments                                                     |  |
|-----------|---------|--------------------------------------------------------------|--|
| 0360N     | 04/2015 | Correct PDIP and PLCC pinouts.                               |  |
|           |         | Update the 32P6 package outline drawing and the Atmel logos. |  |
| 0360M     | 04/2011 | Remove TSOP package                                          |  |
|           |         | Add lead finish to ordering information                      |  |
| 0360L     | 12/2007 |                                                              |  |

# Atmel Enabling Unlimited Possibilities



Т

Atmel Corporation

1600 Technology Drive, San Jose, CA 95110 USA

**T:** (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2015 Atmel Corporation. / Rev.: Atmel-0360N-EPROM-AT27C080-Datasheet\_042015.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, TAMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR ADVISED OF THE USE OR INABILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.