

# 3.3V DIFFERENTIAL LVPECL/CML/LVDS-to-LVTTL TRANSLATOR

Precision Edge<sup>®</sup> SY89321L

### **FEATURES**

- 3.3V power supply
- 1.9ns typical propagation delay
- 275MHz f<sub>MAX</sub>
- **Differential LVPECL/CML/LVDS inputs**
- 24mA LVTTL outputs
- **■** Flow-through pinouts
- Internal input resistors: pulldown on IN, pulldown and pullup on /IN
- Q output will default LOW with inputs open
- V<sub>BB</sub> output
- Available in ultra-small 8-pin MLF<sup>®</sup> (2mm x 2mm) package

### **BLOCK DIAGRAM**





### **DESCRIPTION**

The SY89321L is a differential LVPECL/CML/LVDS-to-LVTTL translator requiring only a single +3.3V power. The SY89321L is functionally equivalent to the SY100EPT21L, but in an ultra-small 8-pin MLF® package that features a 70% smaller footprint. This ultra-small package and low skew single gate design make the SY89321L ideal for applications that require the translation of a clock or data signal where minimal space, low power and low cost are critical.

 $V_{BB}$  allows a differential, single-ended, or AC-coupled interface to the device. If used, the  $V_{BB}$  output should be bypassed to  $V_{CC}$  with  $0.01\mu F$  capacitor.

Under open input conditions, the /IN will be biased at a  $V_{\rm CC}/2$  voltage level and the IN input will be pulled to ground. This condition will force the Q output low to provide added stability.

The SY89321L is compatible with positive ECL 100k logic levels.

Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

### PACKAGE/ORDERING INFORMATION



8-Pin MLF® Ultra-Small Outline (2mm x 2mm)

## **Ordering Information**

| Part Number                 | Package<br>Type | Operating<br>Range | Package<br>Marking                  | Lead<br>Finish    |
|-----------------------------|-----------------|--------------------|-------------------------------------|-------------------|
| SY89321LMITR                | MLF-8           | Industrial         | 321                                 | Sn-Pb             |
| SY89321LMGTR <sup>(1)</sup> | MLF-8           | Industrial         | 321 with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Note:

1. Pb-Free package is recommended for new designs.

### **PIN DESCRIPTION**

| Pin Number | Pin Name            | Туре                              | Pin Function                                                                                                                                                                                                                                                                 |
|------------|---------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,6        | NC                  |                                   | No connection.                                                                                                                                                                                                                                                               |
| 2          | IN                  | 100K LVPECL/<br>CML/LVDS<br>Input | Differential PECL/CML/LVDS Input: Internal 75kΩ pull-down resistor. If left open, piN defaults LOW. Q output will be LOW. See "Input Interface Applications" section for CML, LVDS and single-ended inputs.                                                                  |
| 3          | /IN                 | 100K LVPECL/<br>CML/LVDS<br>Input | Differential PECL/CML/LVDS Input: Internal 75k $\Omega$ pull-up and pull-down resistors. If left floating, pin defaults to V <sub>CC</sub> /2. When not used, this input can be left open. See "Input Interface Applications" section for CML, LVDS and single-ended inputs. |
| 4          | VBB                 | Reference<br>Voltage Output       | Bias Reference Voltage: $V_{CC}$ -1.3V. Used as reference voltage for single-ended inputs or AC-coupling to the IN, /IN inputs. Limit sink / source $\leq$ 0.5mA.                                                                                                            |
| 5          | GND,<br>Exposed Pad | Ground                            | GND and Exposed pad must be tied to ground plane.                                                                                                                                                                                                                            |
| 7          | Q                   | LVTTL Output                      | Single-ended LVTTL Output: Defaults to LOW if IN inputs left open.                                                                                                                                                                                                           |
| 8          | VCC                 | Positive<br>Power Supply          | Positive Power Supply: Bypass with 0.1μF//0.01μF low ESR capacitors.                                                                                                                                                                                                         |

# Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )0.5V to +3.8V                   |
|------------------------------------------------------------------|
| Input Voltage (V <sub>IN</sub> ) –0.5V to V <sub>CC</sub>        |
| LVTT Output Current (I <sub>OUT</sub> )                          |
| Continuous50mA                                                   |
| Surge100mA                                                       |
| Current (V <sub>BB</sub> )                                       |
| Source or sink current on V <sub>BB</sub> , <b>Note 3</b> ±1.5mA |
| Lead Temperature (soldering, 20 sec.)+260°C                      |
| Storage Temperature (T <sub>S</sub> )65°C to +150°C              |

# Operating Ratings(Note 2)

| 3.0V to 3.6V   |
|----------------|
| –40°C to +85°C |
|                |
| 93°C/W         |
| 93°C/W         |
| 87°C/W         |
|                |
| 60°C/W         |
|                |

### LVTTL DC ELECTRICAL CHARACTERISTICS

 $V_{CC} = +3.3V \pm 10\%$ 

| Symbol          | Parameter                    | Condition                            | Min | Тур | Max  | Units |
|-----------------|------------------------------|--------------------------------------|-----|-----|------|-------|
| Ios             | Output Short Circuit Current | V <sub>OUT</sub> = 0V, <b>Note 5</b> | -80 | _   | -275 | mA    |
| I <sub>CC</sub> | Power Supply Current         |                                      | _   | 14  | 20   | mA    |
| V <sub>OH</sub> | Output HIGH Voltage          | $I_{OH} = -3.0 \text{mA}$            | 2.0 | _   | _    | ٧     |
| $V_{OL}$        | Output LOW Voltage           | I <sub>OL</sub> = 24mA               | _   | _   | 0.5  | V     |

### LVPECL/CML/LVDS DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = +3.3V ±10%;  $T_A$  = -40°C to +85°C unless otherwise noted.

| Symbol                 | Parameter             | Condition | Min                    | Тур                   | Max                    | Units |
|------------------------|-----------------------|-----------|------------------------|-----------------------|------------------------|-------|
| V <sub>IH_LVPECL</sub> | Input HIGH Voltage    |           | V <sub>CC</sub> -1.165 | _                     | V <sub>CC</sub> -0.880 | V     |
| V <sub>IL_LVPECL</sub> | Input LOW Voltage     |           | V <sub>CC</sub> -1.810 | _                     | V <sub>CC</sub> -1.475 | V     |
| $V_{BB}$               | Bias Voltage          |           | V <sub>CC</sub> -1.38  | V <sub>CC</sub> -1.32 | V <sub>CC</sub> -1.26  | V     |
| V <sub>IH_CML</sub>    | Input HIGH Voltage    |           | V <sub>CC</sub> -0.400 | _                     | V <sub>CC</sub>        | V     |
| $V_{IL\_CML}$          | Input LOW Voltage     |           | V <sub>CC</sub> -0.800 | _                     | V <sub>IH</sub> -0.400 | V     |
| V <sub>IH_LVDS</sub>   | Input HIGH Voltage    |           | 1.4                    | _                     | 1.5                    | V     |
| V <sub>IL_LVDS</sub>   | Input LOW Voltage     |           | 1.1                    |                       | 1.2                    | V     |
| I <sub>IH</sub>        | Input HIGH Current    |           | _                      | _                     | 150                    | μΑ    |
| I <sub>IL</sub>        | Input LOW Current IN  |           | 0.5                    | _                     |                        | μΑ    |
|                        | Input LOW Current /IN |           | -300                   | _                     | _                      | μΑ    |

- **Note 1.** Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- **Note 3.** Due to the limited drive capability use for input of the same package only.
- Note 4. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential (GND) on the PCB.
- Note 5. Max. limit only applicable for short durations, not for continuous operation!

### **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = +3.3V ±10%;  $C_L$  = 20pF,  $T_A$  = -40°C to +85°C unless otherwise noted.

| Symbol              | Parameter                               | Condition                              | N | <b>V</b> lin | Тур | Max             | Units             |
|---------------------|-----------------------------------------|----------------------------------------|---|--------------|-----|-----------------|-------------------|
| f <sub>MAX</sub>    | Maximum Input Frequency                 | Note 6                                 | 2 | 275          | _   | _               | MHz               |
| t <sub>pd</sub>     | Propagation Delay                       |                                        | 1 | 1.5          | 1.9 | 2.5             | ns                |
| t <sub>skpp</sub>   | Part-to-Part Skew                       | V <sub>IN</sub> ≥ 100mV, <b>Note 7</b> |   | _            | _   | 0.5             | ns                |
| $V_{CMR}$           | Common Mode Range                       |                                        | 1 | 1.2          | _   | V <sub>CC</sub> | V                 |
| $V_{PP}$            | Minimum Peak-to-Peak Input              | Note 8                                 | 1 | 100          | _   | _               | mV                |
| t <sub>r</sub>      | Output Rise/Fall Time<br>(1.0V to 2.0V) |                                        | ( | 0.5          | _   | 1.0             | ns                |
| t <sub>JITTER</sub> | Cycle-to-cycle (rms)                    | Note 9                                 |   |              |     | 2               | ps <sub>RMS</sub> |
|                     | Total jitter (pk-pk)                    | Note 10                                |   |              |     | 15              | ps <sub>PP</sub>  |

- Note 6. The f<sub>MAX</sub> value is specified as the minimum guaranteed maximum frequency (While maintaining TTL swing of 0.8V to 2.0V). Actual operational maximum frequency may be greater.
- Note 7. Part-to-Part Skew considering HIGH-to-HIGH transitions at common  $V_{CC}$  level.
- Note 8. V<sub>PP</sub>(min) is the minimum input swing for which AC parameters are guaranteed.
- Note 9. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub>,where T is the time between rising edges of the output signal.
- Note 10. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edge will deviate by more than the specified peak-to-peak jitter value.

### INPUT INTERFACE APPLICATIONS



Single-Ended Input (Terminating unused input)





### <u>8 LEAD ULTRA-SMALL</u> EPAD-*Micro*LeadFrame<sup>®</sup> (MLF-8)



TOP VIEW



BOTTOM VIEW



ALL DIMENSIONS ARE IN MILLIMETERS.
MAX. PACKAGE WARPAGE IS 0.05 mm.
MAXIMM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
PIN #1 ID ON TOP WILL BE LASER/INK MARKED.



PCB Thermal Consideration for 8-Pin MLF® Package

### **Package Notes:**

Package meets Level 2 qualification.

All parts are dry-packaged before shipment.

Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.