

Data Sheet

The SST39WF400B is a 256K x16 CMOS Multi-Purpose Flash (MPF) manufactured with proprietary, high-performance CMOS SuperFlash technology. The splitgate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared to alternate approaches. The SST39WF400B writes (Program or Erase) with a 1.65-1.95V power supply. This device conforms to JEDEC standard pin assignments for x16 memories.

#### **Features**

- Organized as 256K x16
- Single Voltage Read and Write Operations
  - 1.65-1.95V
- Superior Reliability

  - Endurance: 100,000 Cycles (typical)– Greater than 100 years Data Retention
- Low Power Consumption (typical values at 5 MHz)
  - Active Current: 5 mA (typical)
  - Standby Current: 5 μA (typical)
- Sector-Erase Capability
  - Uniform 2 KWord sectors
- Block-Erase Capability
  - Uniform 32 KWord blocks
- Fast Read Access Time
  - 70 ns
- Latched Address and Data

- Fast Erase and Word-Program
  - Sector-Erase Time: 36 ms (typical)
  - Block-Erase Time: 36 ms (typical)
  - Chip-Erase Time: 140 ms (typical)
  - Word-Program Time: 28 µs (typical)
- Automatic Write Timing
  - Internal V<sub>PP</sub> Generation
- End-of-Write Detection
  - Toggle Bit
  - Data# Polling
- CMOS I/O Compatibility
- JEDEC Standard
  - Flash EEPROM Pinouts and command sets
- Packages Available
  - 48-ball TFBGA (6mm x 8mm)
  - 48-ball WFBGA (4mm x 6mm) Micro-Package48-ball XFLGA (4mm x 6mm) Micro-Package
- All devices are RoHS compliant



**Data Sheet** 

### **Product Description**

The SST39WF400B is a 256K x16 CMOS Multi-Purpose Flash (MPF) manufactured with SST proprietary, high-performance CMOS SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared to alternate approaches. The SST39WF400B writes (Program or Erase) with a 1.65-1.95V power supply. This device conforms to JEDEC standard pin assignments for x16 memories.

The SST39WF400B features high-performance Word-Programming which provides a typical Word-Program time of 28 µsec. It uses Toggle Bit or Data# Polling to detect the completion of the Program or Erase operation. On-chip hardware and software data protection schemes protect against inadvertent writes. Designed, manufactured, and tested for a wide spectrum of applications, the SST39WF400B is offered with a guaranteed typical endurance of 100,000 cycles. Data retention is rated at greater than 100 years.

The SST39WF400B is suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, this MPF significantly improves performance and reliability, while lowering power consumption. It inherently uses less energy during Erase and Program than alternative flash technologies. When programming a flash device, the total energy consumed is a function of the applied voltage, current, and time of application. For any given voltage range, SuperFlash technology uses less current to program and has a shorter erase time; therefore, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. These devices also improve flexibility while lowering the cost for program, data, and configuration storage applications.

SuperFlash technology provides fixed Erase and Program times independent of the number of Erase/Program cycles that have occurred. Consequently, the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles.

To meet surface mount requirements, the SST39WF400B is offered in 48-ball TFBGA, 48-ball WFBGA, and a 48-ball XFLGA packages. See Figures 2 and 3 for pin assignments and Table 1 for pin descriptions.



Data Sheet

## **Block Diagram**



Figure 1: Functional Block Diagram



**Data Sheet** 

### **Pin Assignments**



Figure 2: Pin Assignments for 48-Ball WFBGA and 48-Ball XFLGA



Figure 3: Pin Assignments for 48-ball TFBGA



Data Sheet

Table 1: Pin Description

| Symbol                                       | Pin Name          | Functions                                                                                                                                                                                  |  |  |
|----------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A <sub>MS</sub> <sup>1</sup> -A <sub>0</sub> | Address Inputs    | To provide memory addresses. During Sector-Erase $A_{MS}$ - $A_{11}$ address lines will select the sector. During Block-Erase $A_{MS}$ - $A_{15}$ address lines will select the block.     |  |  |
| DQ <sub>15</sub> -DQ <sub>0</sub>            | Data Input/output | To output data during Read cycles and receive input data during Program cycles.  Data is internally latched during a Program cycle.  The outputs are in tri-state when OE# or CE# is high. |  |  |
| CE#                                          | Chip Enable       | To activate the device when CE# is low.                                                                                                                                                    |  |  |
| OE#                                          | Output Enable     | To gate the data output buffers.                                                                                                                                                           |  |  |
| WE#                                          | Write Enable      | To control the Program operations.                                                                                                                                                         |  |  |
| $V_{DD}$                                     | Power Supply      | To provide power supply voltage: 1.65-1.95V for SST39WF400B                                                                                                                                |  |  |
| V <sub>SS</sub>                              | Ground            |                                                                                                                                                                                            |  |  |
| NC                                           | No Connection     | Unconnected pins.                                                                                                                                                                          |  |  |

<sup>1.</sup>  $A_{MS}$  = Most significant address  $A_{MS}$  =  $A_{17}$  for SST39WF400B

T1.0 25034



**Data Sheet** 

### **Device Operation**

Commands, which are used to initiate the memory operation functions of the device, are written to the device using standard microprocessor write sequences. A command is written by asserting WE# low while keeping CE# low. The address bus is latched on the falling edge of WE# or CE#, whichever occurs last. The data bus is latched on the rising edge of WE# or CE#, whichever occurs first.

#### Read

The Read operation of the SST39WF400B is controlled by CE# and OE#; both have to be low for the system to obtain data from the outputs.

CE# is used for device selection. When CE# is high, the chip is deselected and only standby power is consumed.

OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high. See Figure 5.

#### **Word-Program Operation**

The SST39WF400B is programmed on a word-by-word basis. The sector where the word exists must be fully erased before programming.

Programming is accomplished in three steps:

- 1. Load the three-byte sequence for Software Data Protection.
- 2. Load word address and word data. During the Word-Program operation, the addresses are latched on the falling edge of either CE# or WE#, whichever occurs last. The data is latched on the rising edge of either CE# or WE#, whichever occurs first.
- 3. Initiate the internal Program operation after the rising edge of the fourth WE# or CE#, whichever occurs first. Once initiated, the Program operation will be completed within 40 µs. See Figures 6 and 7 for WE# and CE# controlled Program operation timing diagrams and Figure 18 for flowcharts.

During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands issued during the internal Program operation are ignored.



**Data Sheet** 

#### **Sector-/Block-Erase Operation**

The SST39WF400B offers both Sector-Erase and Block-Erase modes which allow the system to erase the device on a sector-by-sector, or block-by-block, basis.

The sector architecture is based on an uniform sector size of 2 KWord. Initiate the Sector-Erase operation by executing a six-byte command sequence with Sector-Erase command (30H) and sector address (SA) in the last bus cycle.

The Block-Erase mode is based on an uniform block size of 32 KWord. Initiate the Block-Erase operation by executing a six-byte command sequence with Block-Erase command (50H) and block address (BA) in the last bus cycle.

The sector or block address is latched on the falling edge of the sixth WE# pulse, while the command (30H or 50H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse.

The End-of-Erase operation can be determined using either Data# Polling or Toggle Bit methods. See Figures 11 and 12 for timing waveforms. Any commands issued during the Sector- or Block-Erase operation are ignored.

#### **Chip-Erase Operation**

The SST39WF400B provides a Chip-Erase operation, which allows the user to erase the entire memory array to the '1' state. This is useful when the entire device must be guickly erased.

Initiate the Chip-Erase operation by executing a six-byte command sequence with Chip-Erase command (10H) at address 5555H in the last byte sequence.

The Erase operation begins with the rising edge of the sixth WE# or CE#, whichever occurs first. During the Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 4 for the command sequence, Figure 10 for the timing diagram, and Figure 21 for the flowchart. Any commands issued during the Chip-Erase operation are ignored.



Data Sheet

#### **Write Operation Status Detection**

To optimize the system write cycle time, the SST39WF400B provides two software means to detect the completion of a Program or Erase write cycle. The software detection includes two status bits—Data# Polling (DQ<sub>7</sub>) and Toggle Bit (DQ<sub>6</sub>). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation.

The completion of the nonvolatile Write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may occur simultaneously with the completion of the Write cycle. If this occurs, the system may get an erroneous result, i.e., valid data may appear to conflict with either  $DQ_7$  or  $DQ_6$ . To prevent spurious rejection in the event of an erroneous result, the software routine must include a loop to read the accessed location an additional two (2) times. If both Reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid.

#### Data# Polling (DQ<sub>7</sub>)

When the SST39WF400B is in the internal Program operation, any attempt to read  $DQ_7$  will produce the complement of the true data. Once the Program operation is complete,  $DQ_7$  will produce true data.

Although  $DQ_7$  may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid. Valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1  $\mu$ s. During an internal Erase operation, any attempt to read  $DQ_7$  will produce a '0'. Once the internal Erase operation is complete,  $DQ_7$  will produce a '1'.

The Data# Polling is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector-, Block-, or Chip-Erase, the Data# Polling is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 8 for Data# Polling timing diagram and Figure 19 for a flowchart.

### Toggle Bit (DQ<sub>6</sub>)

During the internal Program or Erase operation, any consecutive attempts to read DQ<sub>6</sub> will produce alternating '1's and '0's, i.e., toggling between '1' and '0'.

When the Program or Erase operation is complete, the  $DQ_6$  bit will stop toggling and the device is ready for the next operation.

The Toggle Bit is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector-, Block- or Chip-Erase, the Toggle Bit is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 9 for Toggle Bit timing diagram and Figure 19 for a flowchart.

#### **Data Protection**

The SST39WF400B provides both hardware and software features to protect nonvolatile data from inadvertent writes.

#### **Hardware Data Protection**

Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a write cycle.

 $\underline{V}_{DD}$  Power Up/Down Detection: The Write operation is inhibited when  $V_{DD}$  is less than 1.0V.

<u>Write Inhibit Mode</u>: Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down.



**Data Sheet** 

#### **Software Data Protection (SDP)**

The SST39WF400B provides the JEDEC approved Software Data Protection scheme for all data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of the three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte sequence. This group of devices are shipped with the Software Data Protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to Read mode within  $T_{RC}$ . The contents of  $DQ_{15}$ - $DQ_{8}$  can be  $V_{IL}$  or  $V_{IH}$ , but no other value, during any SDP command sequence.

#### **Common Flash Memory Interface (CFI)**

The SST39WF400B contains the CFI information that describes the characteristics of the device, and supports both the original SST CFI Query mode implementation for compatibility with existing SST devices, as well as the general CFI Query mode.

To enter the SST CFI Query mode, the system must write the three-byte sequence, same as the Product ID Entry command, with 98H (CFI Query command) to address 5555H in the last byte sequence.

To enter the general CFI Query mode, the system must write a one-byte sequence using the Entry command with 98H to address 55H.

Once the device enters the CFI Query mode, the system can read CFI data at the addresses given in Tables 5 through 7. The system must write the CFI Exit command to return to Read mode from the CFI Query mode.

#### **Product Identification**

The Product Identification mode identifies the device as the SST39WF400B and the manufacturer as SST. This mode is accessed by software operations. Use the Software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Table 4 for software operation, Figure 13 for the Software ID Entry and Read timing diagram, and Figure 20 for the Software ID Entry command sequence flowchart.

Table 2: Product Identification Table

|                   | Address | Data  |
|-------------------|---------|-------|
| Manufacturer's ID | 0000H   | 00BFH |
| Device ID         |         |       |
| SST39WF400B       | 0001H   | 272EH |

T2.0 25034



**Data Sheet** 

#### **Product Identification Mode Exit/CFI Mode Exit**

To return to the standard Read mode, exit the Software Product Identification mode by issuing the Software ID Exit command sequence.

The Software ID Exit command can reset the SST39WF400B to the Read mode after an inadvertent transient condition that causes the device to behave abnormally.

The Software ID Exit/CFI Exit command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 15 for timing waveform, and Figure 20 for a flowchart.



**Data Sheet** 

### **Operations**

Table 3: Operation Modes Selection

| Mode                   | CE#             | OE#             | WE#             | DQ                       | Address                                        |
|------------------------|-----------------|-----------------|-----------------|--------------------------|------------------------------------------------|
| Read                   | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub>         | A <sub>IN</sub>                                |
| Program                | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub>          | A <sub>IN</sub>                                |
| Erase                  | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | X <sup>1</sup>           | Sector or Block address,<br>XXH for Chip-Erase |
| Standby                | V <sub>IH</sub> | Х               | Х               | High Z                   | X                                              |
| Write Inhibit          | Х               | V <sub>IL</sub> | Х               | High Z/ D <sub>OUT</sub> | X                                              |
|                        | Х               | Х               | V <sub>IH</sub> | High Z/ D <sub>OUT</sub> | X                                              |
| Product Identification |                 |                 |                 |                          |                                                |
| Software Mode          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> |                          | See Table 4                                    |

1. X can be  $V_{\text{IL}}$  or  $V_{\text{IH}}$ , but no other value.

T3.0 25034

Table 4: Software Command Sequence

| Command<br>Sequence                         | 1st I<br>Write    |                   | 2nd I<br>Write (  |                   | 3rd<br>Write      |                   | 4th<br>Write      |                   | 5th E             |                   | 6th<br>Write                 |                   |
|---------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------------|-------------------|
|                                             | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup>            | Data <sup>2</sup> |
| Word-Program                                | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | A0H               | WA <sup>3</sup>   | Data              |                   |                   |                              |                   |
| Sector-Erase                                | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | 80H               | 5555H             | AAH               | 2AAAH             | 55H               | SA <sub>X</sub> <sup>4</sup> | 30H               |
| Block-Erase                                 | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | 80H               | 5555H             | AAH               | 2AAAH             | 55H               | BA <sub>X</sub> <sup>4</sup> | 50H               |
| Chip-Erase                                  | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | 80H               | 5555H             | AAH               | 2AAAH             | 55H               | 5555H                        | 10H               |
| Software ID Entry <sup>5,6</sup>            | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | 90H               |                   |                   |                   |                   |                              |                   |
| SST CFI Query<br>Entry <sup>5</sup>         | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | 98H               |                   |                   |                   |                   |                              |                   |
| General CFI Query<br>Mode                   | 55H               | 98H               |                   |                   |                   |                   |                   |                   |                   |                   |                              |                   |
| Software ID Exit <sup>7</sup> /<br>CFI Exit | XXH               | F0H               |                   |                   |                   |                   |                   |                   |                   |                   |                              |                   |
| Software ID Exit <sup>7</sup> /<br>CFI Exit | 5555H             | AAH               | 2AAAH             | 55H               | 5555H             | F0H               |                   |                   |                   |                   |                              |                   |

T4.0 25034

- 1. Address format  $A_{14}$ - $A_0$  (Hex), Addresses  $A_{MS}$ - $A_{15}$  can be  $V_{IL}$  or  $V_{IH}$ , but no other value, for the Command sequence.  $A_{MS}$  = Most significant address
  - $A_{MS} = A_{17}$  for SST39WF400B
- 2.  $DQ_{15}\text{-}DQ_{8}$  can be  $V_{IL}$  or  $V_{IH},$  but no other value, for the Command sequence
- 3. WA = Program word address
- 4.  $SA_X$  for Sector-Erase; uses  $A_{MS}$ - $A_{11}$  address lines  $BA_X$  for Block-Erase; uses  $A_{MS}$ - $A_{15}$  address lines
- 5. The device does not remain in Software Product ID mode if powered down.
- 6. With  $A_{MS}$ - $A_1$  = 0; SST Manufacturer's ID = 00BFH, is read with  $A_0$  = 0, SST39WF400B Device ID = 272EH, is read with  $A_0$  = 1.
- 7. Both Software ID Exit operations are equivalent



Data Sheet

Table 5: CFI Query Identification String<sup>1</sup> for SST39WF400B

| Address | Data  | Data                                                        |
|---------|-------|-------------------------------------------------------------|
| 10H     | 0051H | Query Unique ASCII string "QRY"                             |
| 11H     | 0052H |                                                             |
| 12H     | 0059H |                                                             |
| 13H     | 0001H | Primary OEM command set                                     |
| 14H     | 0007H |                                                             |
| 15H     | 0000H | Address for Primary Extended Table                          |
| 16H     | 0000H |                                                             |
| 17H     | 0000H | Alternate OEM command set (00H = none exists)               |
| 18H     | 0000H |                                                             |
| 19H     | 0000H | Address for Alternate OEM extended Table (00H = none exits) |
| 1AH     | 0000H |                                                             |

<sup>1.</sup> Refer to CFI publication 100 for more details.

T5.0 25034

Table 6: System Interface Information for SST39WF400B

| Address | Data  | Data                                                                                                                               |  |
|---------|-------|------------------------------------------------------------------------------------------------------------------------------------|--|
| 1BH     | 0016H | V <sub>DD</sub> Min (Program/Erase)                                                                                                |  |
|         |       | DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts                                        |  |
| 1CH     | 0020H | V <sub>DD</sub> Max (Program/Erase)<br>DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts |  |
| 1DH     | 0000H | $V_{PP}$ min (00H = no $V_{PP}$ pin)                                                                                               |  |
| 1EH     | 0000H | V <sub>PP</sub> max (00H = no V <sub>PP</sub> pin)                                                                                 |  |
| 1FH     | 0005H | Typical time out for Word-Program $2^{N}$ µs ( $2^{5}$ = 32 µs)                                                                    |  |
| 20H     | 0000H | Typical time out for min size buffer program 2 <sup>N</sup> µs (00H = not supported)                                               |  |
| 21H     | 0005H | Typical time out for individual Sector/Block-Erase $2^N$ ms ( $2^5 = 32^N$ ms)                                                     |  |
| 22H     | 0007H | Typical time out for Chip-Erase 2 <sup>N</sup> ms (2 <sup>7</sup> = 128 ms)                                                        |  |
| 23H     | 0001H | Maximum time out for Word-Program $2^N$ times typical ( $2^1 \times 2^5 = 64 \mu s$ )                                              |  |
| 24H     | 0000H | Maximum time out for buffer program 2 <sup>N</sup> times typical                                                                   |  |
| 25H     | 0001H | Maximum time out for individual Sector/Block-Erase $2^N$ times typical ( $2^1 \times 2^5 = 64$ ms)                                 |  |
| 26H     | 0001H | Maximum time out for Chip-Erase $2^N$ times typical ( $2^1 \times 2^7 = 256$ ms)                                                   |  |

T6.0 25034



Data Sheet

Table 7: Device Geometry Information for SST39WF400B

| Address | Data  | Data                                                                                |
|---------|-------|-------------------------------------------------------------------------------------|
| 27H     | 0013H | Device size = 2 <sup>N</sup> Byte (0013H = 19; 2 <sup>19</sup> = 512 KByte)         |
| 28H     | 0001H | Flash Device Interface description; 0001H = x16-only asynchronous interface         |
| 29H     | 0000H |                                                                                     |
| 2AH     | 0000H | Maximum number of byte in multi-byte write = 2 <sup>N</sup> (0000H = not supported) |
| 2BH     | 0000H |                                                                                     |
| 2CH     | 0002H | Number of Erase Sector/Block sizes supported by device                              |
| 2DH     | 007FH | Sector Information (y + 1 = Number of sectors; z x 256B = sector size)              |
| 2EH     | 0000H | y +1 = 127 + 1 = 128 sectors (007FH = 127)                                          |
| 2FH     | 0010H |                                                                                     |
| 30H     | 0000H | z = 16 x 256 Bytes = 4 KByte/sector (0010H = 16)                                    |
| 31H     | 0007H | Block Information (y + 1 = Number of blocks; z x 256B = block size)                 |
| 32H     | 0000H | y + 1 = 7 + 1 = 8 blocks (0007H = 7)                                                |
| 33H     | 0000H |                                                                                     |
| 34H     | 0001H | z = 256 x 256 Bytes = 64 KByte/block (0100H = 256)                                  |

T7.1 25034



**Data Sheet** 

### **Electrical Specifications**

**Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)

| Temperature Under Bias                                       | 55°C to +125°C                |
|--------------------------------------------------------------|-------------------------------|
| Storage Temperature                                          | 65°C to +150°C                |
| D. C. Voltage on Any Pin to Ground Potential                 | 0.5V to V <sub>DD</sub> +0.5V |
| Transient Voltage (<20 ns) on Any Pin to Ground Potential    | 2.0V to V <sub>DD</sub> +2.0V |
| Voltage on A <sub>9</sub> Pin to Ground Potential            | 0.5V to 11V                   |
| Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W                          |
| Surface Mount Solder Reflow Temperature                      | 260°C for 10 seconds          |
| Output Short Circuit Current <sup>1</sup>                    | 50 mA                         |

<sup>1.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time.

Table 8: Operating Range

| Range      | Ambient Temp   | $V_{DD}$   |  |
|------------|----------------|------------|--|
| Commercial | 0°C to +70°C   | 1.65-1.95V |  |
| Industrial | -40°C to +85°C | 1.65-1.95V |  |

T8.1 25034

Table 9: AC Conditions of Test<sup>1</sup>

| Input Rise/Fall Time | Output Load            |  |  |
|----------------------|------------------------|--|--|
| 5ns                  | C <sub>L</sub> = 30 pF |  |  |

1. See Figures 16 and 17

T9.1 25034



**Data Sheet** 

#### **Power-Up Specifications**

All functionalities and DC specifications are specified for a  $V_{DD}$  ramp rate **faster** than 1V per 100 ms (0V to 1.8V in less than 180 ms). In addition, a  $V_{DD}$  ramp rate **slower** than 1V per 20  $\mu$ s is recommended. See Table 10 and Figure 4 for more information.

Table 10: Recommended System Power-up Timings

| Symbol                  | Parameter                              | Minimum | Units |
|-------------------------|----------------------------------------|---------|-------|
| T <sub>PU-READ</sub> 1  | V <sub>DD</sub> Min to Read Operation  | 100     | μs    |
| T <sub>PU-WRITE</sub> 1 | V <sub>DD</sub> Min to Write Operation | 100     | μs    |

T10.0 25034

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.



Figure 4:Power-Up Reset Diagram



**Data Sheet** 

#### **DC Characteristics**

**Table 11:**DC Operating Characteristics, V<sub>DD</sub> = 1.65-1.95V<sup>1</sup>

|                 |                                              | Limits               |                    |       |                                                                                                     |  |
|-----------------|----------------------------------------------|----------------------|--------------------|-------|-----------------------------------------------------------------------------------------------------|--|
| Symbol          | Parameter                                    | Min                  | Max                | Units | Test Conditions                                                                                     |  |
| I <sub>DD</sub> | Power Supply Current                         |                      |                    |       | Address input=V <sub>ILT</sub> /V <sub>IHT</sub> , at f=5 MHz, V <sub>DD</sub> =V <sub>DD</sub> Max |  |
|                 | Read                                         |                      | 15                 | mA    | CE#=V <sub>IL</sub> , OE#=WE#=V <sub>IH</sub> , all I/Os open                                       |  |
|                 | Program and Erase                            |                      | 20                 | mA    | CE#=WE#=V <sub>IL</sub> , OE#=V <sub>IH</sub>                                                       |  |
| I <sub>SB</sub> | Standby V <sub>DD</sub> Current <sup>2</sup> |                      | 40                 | μΑ    | CE#=V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                                          |  |
| ILI             | Input Leakage Current                        |                      | 1                  | μΑ    | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                      |  |
| I <sub>LO</sub> | Output Leakage Current                       |                      | 1                  | μΑ    | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                     |  |
| V <sub>IL</sub> | Input Low Voltage                            |                      | 0.2V <sub>DD</sub> |       | V <sub>DD</sub> =V <sub>DD</sub> Min                                                                |  |
| V <sub>IH</sub> | Input High Voltage                           | 0.8V <sub>DD</sub>   |                    | V     | V <sub>DD</sub> =V <sub>DD</sub> Max                                                                |  |
| V <sub>OL</sub> | Output Low Voltage                           |                      | 0.1                | V     | I <sub>OL</sub> =100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min                                       |  |
| V <sub>OH</sub> | Output High Voltage                          | V <sub>DD</sub> -0.1 |                    | V     | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min                                      |  |

T11.0 25034

Table 12: Capacitance (T<sub>A</sub> = 25°C, f=1 MHz, other pins open)

| Parameter                     | Description         | Test Condition | Maximum |
|-------------------------------|---------------------|----------------|---------|
| C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF   |
| C <sub>IN</sub> <sup>1</sup>  | Input Capacitance   | $V_{IN} = 0V$  | 6 pF    |

T12.0 25034

#### **Table 13:**Reliability Characteristics

| Symbol                          | Parameter      | Minimum Specification | Units  | Test Method         |
|---------------------------------|----------------|-----------------------|--------|---------------------|
| N <sub>END</sub> <sup>1,2</sup> | Endurance      | 10,000                | Cycles | JEDEC Standard A117 |
| T <sub>DR</sub> <sup>1</sup>    | Data Retention | 100                   | Years  | JEDEC Standard A103 |
| I <sub>LTH</sub> <sup>1</sup>   | Latch Up       | 100 + I <sub>DD</sub> | mA     | JEDEC Standard 78   |

T13.0 25034

<sup>1.</sup> Typical conditions for the Active Current shown on the front page of the data sheet are average values at  $25^{\circ}$ C (room temperature), and  $V_{DD} = 1.8$ V. Not 100% tested.

<sup>2. 40</sup> μA is the maximum I<sub>SB</sub> for all SST39WF400B commercial grade devices. 40 μA is the maximum I<sub>SB</sub> for all SST39WF400B industrial grade devices. For all SST39WF400B commercial and industrial devices, I<sub>SB</sub> typical is 5 μA.

This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>2.</sup> N<sub>END</sub> endurance rating is qualified as a 10,000 cycle minimum for the whole device. A sector- or block-level rating would result in a higher minimum specification.



Data Sheet

#### **AC Characteristics**

Table 14: Read Cycle Timing Parameters

|                               |                                 | 70  | 70 ns |       |
|-------------------------------|---------------------------------|-----|-------|-------|
| Symbol                        | Parameter                       | Min | Max   | Units |
| T <sub>RC</sub>               | Read Cycle Time                 | 70  |       | ns    |
| T <sub>CE</sub>               | Chip Enable Access Time         |     | 70    | ns    |
| T <sub>AA</sub>               | Address Access Time             |     | 70    | ns    |
| T <sub>OE</sub>               | Output Enable Access Time       |     | 35    | ns    |
| T <sub>CLZ</sub> <sup>1</sup> | CE# Low to Active Output        | 0   |       | ns    |
| T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output        | 0   |       | ns    |
| T <sub>CHZ</sub> <sup>1</sup> | CE# High to High-Z Output       |     | 40    | ns    |
| T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output       |     | 40    | ns    |
| T <sub>OH</sub> <sup>1</sup>  | Output Hold from Address Change | 0   |       | ns    |

T14.0 25034

Table 15: Program/Erase Cycle Timing Parameters

| Symbol                        | Parameter                        | Min | Max | Units |
|-------------------------------|----------------------------------|-----|-----|-------|
| T <sub>BP</sub>               | Word-Program Time                |     | 40  | μs    |
| T <sub>AS</sub>               | Address Setup Time               | 0   |     | ns    |
| T <sub>AH</sub>               | Address Hold Time                | 50  |     | ns    |
| T <sub>CS</sub>               | WE# and CE# Setup Time           | 0   |     | ns    |
| T <sub>CH</sub>               | WE# and CE# Hold Time            | 0   |     | ns    |
| T <sub>OES</sub>              | OE# High Setup Time              | 0   |     | ns    |
| T <sub>OEH</sub>              | OE# High Hold Time               | 10  |     | ns    |
| T <sub>CP</sub>               | CE# Pulse Width                  | 50  |     | ns    |
| T <sub>WP</sub>               | WE# Pulse Width                  | 50  |     | ns    |
| T <sub>WPH</sub> <sup>1</sup> | WE# Pulse Width High             | 30  |     | ns    |
| T <sub>CPH</sub> <sup>1</sup> | CE# Pulse Width High             | 30  |     | ns    |
| T <sub>DS</sub>               | Data Setup Time                  | 50  |     | ns    |
| T <sub>DH</sub> <sup>1</sup>  | Data Hold Time                   | 0   |     | ns    |
| T <sub>IDA</sub> <sup>1</sup> | Software ID Access and Exit Time |     | 150 | ns    |
| T <sub>SE</sub>               | Sector-Erase                     |     | 50  | ms    |
| T <sub>BE</sub>               | Block-Erase                      |     | 50  | ms    |
| T <sub>SCE</sub>              | Chip-Erase Chip-Erase            |     | 200 | ms    |

T15.0 25034

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.





Figure 5: Read Cycle Timing Diagram



Figure 6: WE# Controlled Program Cycle Timing Diagram





Figure 7: CE# Controlled Program Cycle Timing Diagram



Figure 8: Data# Polling Timing Diagram





Figure 9: Toggle Bit Timing Diagram



Figure 10:WE# Controlled Chip-Erase Timing Diagram





Figure 11:WE# Controlled Block-Erase Timing Diagram



Figure 12:WE# Controlled Sector-Erase Timing Diagram





Figure 13: Software ID Entry and Read



Figure 14:SST CFI Query Entry and Read





Figure 15: Software ID Exit/CFI Exit



Figure 16:AC Input/Output Reference Waveforms



Figure 17:A Test Load Example





Figure 18: Word-Program Algorithm





Figure 19: Wait Options





Figure 20:Software ID/CFI Command Flowcharts





Figure 21: Erase Command Sequence



**Data Sheet** 

## **Product Ordering Information**



Environmental suffix "E" denotes non-Pb solder. SST non-Pb solder devices are "RoHS Compliant".

#### Valid combinations for SST39WF400B

SST39WF400B-70-4C-B3KE SST39WF400B-70-4I-B3KE SST39WF400B-70-4C-CAQE SST39WF400B-70-4I-CAQE SST39WF400B-70-4I-MAQE

**Note:**Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations.



**Data Sheet** 

### **Packaging Diagrams**



**Figure 22:**48-Ball Thin-Profile, Fine-Pitch Ball Grid Array (TFBGA) 6mm x 8mm SST Package Code: B3K





**Figure 23:** 48-Ball Extremely Thin-Profile, Fine-Pitch Land Grid Array (XFLGA) 4mm x 6mm SST Package Code: CAQ





**Figure 24:**48-Ball Very-Very-Thin-Profile, Fine-Pitch Ball Grid Array (WFBGA) 4mm x 6mm SST Package Code: MAQ



**Data Sheet** 

#### Table 16: Revision History

| Revision | Description                                                                                | Date     |
|----------|--------------------------------------------------------------------------------------------|----------|
| 00       | Initial release of data sheet                                                              | Mar 2008 |
| 01       | Updated Table 7 on page 13                                                                 | Jul 2008 |
| 02       | EOL of all D1QE and Y1QE parts. Replacements parts are the CAQE and MAQE in this document. | Jan 2010 |
|          | Added CAQE and MAQE package information.                                                   |          |
| Α        | Applied new document format                                                                | Sep 2011 |
|          | Released document under the letter revision system                                         |          |
|          | Updated Spec number from S71370 to DS25034                                                 |          |

#### ISBN:978-1-61341-450-7

© 2011 Silicon Storage Technology, Inc-a Microchip Technology Company. All rights reserved.

SST, Silicon Storage Technology, the SST logo, SuperFlash, MTP, and FlashFlex are registered trademarks of Silicon Storage Technology, Inc. MPF, SQI, Serial Quad I/O, and Z-Scale are trademarks of Silicon Storage Technology, Inc. All other trademarks and registered trademarks mentioned herein are the property of their respective owners.

Specifications are subject to change without notice. Refer to www.microchip.com for the most recent documentation. For the most current package drawings, please see the Packaging Specification located at http://www.microchip.com/packaging.

Memory sizes denote raw storage capacity; actual usable capacity may be less.

SST makes no warranty for the use of its products other than those expressly contained in the Standard Terms and Conditions of Sale

For sales office locations and information, please see www.microchip.com.

Silicon Storage Technology, Inc. A Microchip Technology Company www.microchip.com