

AT88SC0104C, AT88SC0204C, AT88SC0404C, AT88SC0808C, AT88SC1616C, AT88SC3216C, AT88SC6416C, AT88SC25616C

# **Atmel CryptoMemory Full Specification**

## **DATASHEET**

### **Features**

- A Family of Nine Devices with User Memories from 1-Kbit to 256-Kbit
- EEPROM User Memory
  - 4, 8, or 16 Zones
  - Self-timed Write Cycles
  - Single-byte or Multiple-byte Page Write Modes
  - Programmable Access Rights for Each Zone
- 2-Kbit Configuration Memory
  - 37-byte OTP Area for User-Defined Codes
  - 160-byte Area for User-Defined Keys and Passwords
- High Security Features
  - 64-bit Mutual Authentication Protocol (Under License of ELVA)
  - Encrypted Checksum
  - Stream Encryption
  - Four Key Sets for Authentication and Encryption
  - Eight Sets of Two 24-bit Passwords
  - Anti-tearing Function
  - Voltage and Frequency Monitor
- Embedded Application Features
  - Low Voltage Operation: 2.7V to 5.5V
  - Secure Nonvolatile Storage for Sensitive System or User Information
  - 2-Wire Serial Interface
  - 1MHz Compatibility for Fast Operation
  - Standard 8-lead Plastic Packages
  - Same Pinout as 2-Wire Serial EEPROMs
- Smart Card Features
  - ISO 7816 Class A (5V) or Class B (3V) Operation
  - Synchronous 2-Wire Serial Interface for Faster Device Initialization\*
  - ISO 7816-3 Asynchronous T = 0 Protocol (Gemplus® Patent)\*
  - Multiple Zones, Key Sets, and Passwords for Multi-application Use
  - Programmable 8-byte Answer-To-Reset (ATR) Register
  - ISO 7816-2 Compliant Modules
- High Reliability

Endurance: 100,000 CyclesData Retention: 10 YearsESD Protection: 4,000V

<sup>\*</sup> Note: Modules available with either 2-wire or T = 0 modes.

# **Table of Contents**

| 1. | Pin<br>1.1 |         | juration and Package Informationonfiguration      |    |
|----|------------|---------|---------------------------------------------------|----|
|    | 1.2        |         | age Information                                   |    |
| 2. | Des        | criptio | n                                                 | 5  |
|    | 2.1        |         | edded Applications                                |    |
|    | 2.2        |         | t Card Applications                               |    |
|    | 2.3        |         | e and Purpose of This Document                    |    |
| _  |            |         |                                                   |    |
| 3. |            |         | ption                                             |    |
|    | 3.1        |         | ly Voltage (V <sub>CC</sub> )                     |    |
|    | 3.2        |         | (SCL/CLK)                                         |    |
|    | 3.3        |         | l Data (SDA/IO)                                   |    |
|    | 3.4        |         | t (RST)                                           |    |
| 4. |            |         | Description                                       |    |
|    | 4.1        |         | Memory                                            |    |
|    | 4.2        |         | ol Logic                                          |    |
|    | 4.3        | Confi   | guration Memory                                   | 13 |
| 5. | Con        | nmunio  | cation Security Modes                             | 17 |
|    | 5.1        |         | rity Operations                                   |    |
|    |            |         | Password Verification                             |    |
|    |            |         | Mutual Authentication                             |    |
|    |            |         | Data Encryption                                   |    |
|    |            |         | Encrypted Checksum                                |    |
|    | 5.2        |         | Protection Features                               |    |
|    |            | 5.2.1   | Modify Forbidden                                  | 20 |
|    |            |         | Program Only                                      |    |
|    |            | 5.2.3   | Write Lock                                        | 20 |
|    |            | 5.2.4   | Anti-tearing (Power Loss Protection)              | 20 |
|    | 5.3        | Config  | guration Memory Values                            | 21 |
|    |            | 5.3.1   | Default Values                                    | 21 |
|    |            | 5.3.2   | Answer To Reset (ATR)                             | 21 |
|    |            | 5.3.3   | Fab Code                                          | 21 |
|    |            |         | Memory Test Zone (MTZ)                            |    |
|    |            |         | Card Manufacturer Code                            |    |
|    |            |         | Lot History Code                                  |    |
|    |            |         | Issuer Code                                       |    |
|    |            |         | Device Configuration Register (DCR)               |    |
|    |            |         | Access Registers                                  |    |
|    |            |         | ) Password/Key Registers                          |    |
|    |            |         | 1 Identification Number                           |    |
|    |            |         | 2 Cryptograms $(C_0 - C_3)$                       |    |
|    |            |         | 3 Session Keys (S <sub>0</sub> – S <sub>3</sub> ) |    |
|    |            |         | 4 Secret Seeds (G <sub>0</sub> -G <sub>3</sub> )  |    |
|    |            |         | 5 Password Sets                                   |    |
|    |            |         | S Secure Code                                     |    |
|    |            |         | 7 Password Attempts Counters (PAC)                |    |
|    |            |         | 3 Authentication Attempts Counters (AAC)          |    |
|    | 5.4        | Secur   | rity Fuses                                        | 25 |
| 6. | Pro        | tocol S | Selection                                         | 27 |
|    | 6.1        | -       | nronous Mode for Embedded Applications            |    |
|    | 6.2        | Λονσο   | chronous Mode for Smart Card Applications         | 27 |



| 7.  | Synd   | chronous Protocol                                | 29 |
|-----|--------|--------------------------------------------------|----|
|     | 7.1    | Start-up Sequence                                | 29 |
|     | 7.2    | Command Set                                      | 30 |
|     | 7.3    | Command Format                                   |    |
|     | 7.4    | Acknowledge Polling                              |    |
|     | 7.5    | Device Addressing                                |    |
|     | 7.6    | Command Descriptions                             | 33 |
|     |        | 7.6.1 Write User Zone: \$B0                      |    |
|     |        | 7.6.2 Read User Zone: \$B2                       |    |
|     |        | 7.6.3 System WRITE: \$B4                         |    |
|     |        | 7.6.4 System Read: \$B6                          |    |
|     |        | 7.6.5 Verify Crypto: \$B8                        |    |
|     |        | Verify Password: \$BA                            | 41 |
| 8.  | Initia | alization Example                                | 42 |
|     | 8.1    | Write Data to User Zones                         |    |
|     | 8.2    | Unlock the Configuration Memory                  |    |
|     | 8.3    | Write Data to the Configuration Memory           |    |
|     | 8.4    | Set Security Fuses                               |    |
| 9.  | Λονσ   | nchronous T=0 Protocol                           | 45 |
| 9.  | 9.1    | Character Format                                 |    |
|     | 9.1    | Command format                                   |    |
|     | 9.2    | PPS Support                                      |    |
|     | 9.3    | Command Set                                      |    |
|     | 9.4    | 9.4.1 Status Words                               |    |
|     |        |                                                  |    |
|     |        | 9.4.2 Example: Write EEPROM Command              |    |
|     |        | 9.4.4 Read User Zone: \$B2                       |    |
|     |        | 9.4.5 System Write: \$B4                         |    |
|     |        | 9.4.6 Send Checksum                              |    |
|     |        | 9.4.7 System READ: \$B6                          |    |
|     |        | 9.4.8 Verify Crypto: \$B8                        |    |
|     |        | 9.4.9 Verify Password: \$BA                      |    |
|     |        | •                                                |    |
| 10. |        | alization Example                                |    |
|     |        | Write Data to User Zones                         |    |
|     |        | 2 Unlock the Configuration Memory                |    |
|     |        | 3 Write Data to the Configuration Memory         |    |
|     | 10.4   | Set Security Fuses                               | 60 |
| 11. | Abso   | solute Maximum Ratings*                          | 63 |
|     |        | DC and AC Characteristics                        |    |
|     |        | 2 Timing Diagrams for Synchronous Communications |    |
| 12  | DC :   | Tamper Detection Limits                          | 67 |
| 14. |        | High Voltage and Low Voltage Limit               |    |
|     |        | 2 Minimum Clock Pulse                            |    |
|     |        | Maximum Clock Frequency                          |    |
|     |        | Power On Reset (POR) Delay                       |    |
|     |        | 5 Noise Suppression                              |    |
| 40  |        | • •                                              |    |
| ١J. | Orde   | lering Information                               | ხ8 |



| Package Marking Information | 69                                                                                                                                                                 |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14.1 AT88SC0104C            | 69                                                                                                                                                                 |
| 14.2 AT88SC0204C            | . 70                                                                                                                                                               |
| 14.3 AT88SC0404C            | .71                                                                                                                                                                |
| 14.4 AT88SC0808C            | .72                                                                                                                                                                |
| 14.5 AT88SC1616C            | . 73                                                                                                                                                               |
| 14.6 AT88SC3216C            | .74                                                                                                                                                                |
| 14.7 AT88SC6416C            | .75                                                                                                                                                                |
| 14.8 AT88SC12816C           | . 76                                                                                                                                                               |
| 14.9 AT88SC25616C           | . 77                                                                                                                                                               |
| Revision History            | 78                                                                                                                                                                 |
|                             | 14.1 AT88SC0104C  14.2 AT88SC0204C  14.3 AT88SC0404C  14.4 AT88SC0808C  14.5 AT88SC1616C  14.6 AT88SC3216C  14.7 AT88SC6416C  14.8 AT88SC12816C  14.9 AT88SC25616C |



# 1. Pin Configuration and Package Information

## 1.1 Pin Configuration

Table 1-1. Package Pin Assignments

| Pad     | Description              | ISO Module | TWI Module | SOIC, PDIP |
|---------|--------------------------|------------|------------|------------|
| Vcc     | Supply Voltage           | C1         | C1         | 8          |
| GND     | Ground                   | C5         | C5         | 4          |
| SCL/CLK | Serial Clock Input       | C3         | C3         | 6          |
| SDA/IO  | Serial Data Input/Output | C7         | C7         | 5          |
| RST     | Reset Input              | C2         | NC         | NC         |

## 1.2 Package Information

Figure 1-1. Package Configuration



# 2. Description

Atmel<sup>®</sup> AT88SCxxxxC is a family of nine high-performance secure memory devices providing 1-Kbit to 256-Kbit of user memory with advanced built-in security and cryptographic features. The memory is divided into 4, 8, or 16 user zones each of which may be individually set with different security access rights or used together to effectively provide space for one or multiple data files. Atmel CryptoMemory<sup>®</sup> has a configuration memory which contains registers to define the security rights for each user zone and space for passwords and secret keys used by the security logic of CryptoMemory.

Through dynamic, symmetric mutual authentication, data encryption, and the use of encrypted checksums, CryptoMemory provides a secure place for storage of sensitive information within a system. With its tamper protection circuits, this information remains safe even under attack.

CryptoMemory also provides high security, low cost, and ease of implementation of host-client type systems without the need for a microprocessor operating system. The embedded cryptographic engine provides for a dynamic, symmetric mutual authentication between the device and host, as well as, performs stream encryption for all data and passwords exchanged between the device and host. Up to four unique key sets are available for these operations.

## 2.1 Embedded Applications

A 2-Wire serial interface running at 1MHz is used for fast and efficient communications with up to 15 devices which can be individually addressed. CryptoMemory is available in industry standard 8-lead packages with the same familiar pinout as 2-Wire Serial EEPROMs supporting only the synchronous communications protocol.



## 2.2 Smart Card Applications

CryptoMemory offers the ability to communicate with virtually any smart card reader using the asynchronous T=0 protocol defined in ISO 7816-3. For devices with 32-Kbit of user memory and larger, communication speeds up to 153,600baud are supported by utilizing ISO 7816-3 protocol and parameter selection. All CryptoMemory devices in smart card module form will also communicate using a synchronous 2-Wire serial interface.

# 2.3 Scope and Purpose of This Document

This document covers all three major operational modes of CryptoMemory

- Standard Mode
- Authentication Mode
- Encryption Mode

This document provides all information necessary to take full advantage of the security capabilities of CryptoMemory. It is designed for use in conjunction with functional cryptographic libraries or companion hardware from Atmel; therefore, requires cryptographic library and or companion hardware documentation to complement its use. Contact your regional Atmel sales office for information on the most current version of functional libraries and/or available cryptographic companion hardware.

Figure 2-1. Block Diagram





# 3. Pin Description

# 3.1 Supply Voltage (V<sub>cc</sub>)

The  $V_{CC}$  input is a 2.7V to 5.5V positive voltage supplied by the host.

## 3.2 Clock (SCL/CLK)

In the asynchronous T=0 protocol, the SCL/CLK input is used to provide the device with a carrier frequency f. The nominal length of one bit emitted on I/O is defined as an "elementary time unit" (etu) and is equal to 372/f. When the synchronous protocol is used, the SCL/CLK input is used to clock data in on the positive clock edge and clock data out on the negative clock edge.

## 3.3 Serial Data (SDA/IO)

The SDA pin is bi-directional for serial data transfer. This pin is open-drain driven and may be wired with any number of other open drain or open collector devices. An external pull-up resistor should be connected between SDA and  $V_{CC}$ , a nominal value of  $4.7K\Omega$  may be used. The value of this resistor and the system capacitance loading the SDA bus will determine the rise time of SDA. This rise time will determine the maximum frequency during read operations. Low value pull-up resistors will allow higher frequency operations while drawing higher average power supply current.

## 3.4 Reset (RST)

CryptoMemory provides an ISO 7816-3 compliant asynchronous Answer-To-Reset (ATR) sequence. When the reset sequence is activated, the device will output the data programmed into the 64-bit ATR register. When RST is low, all internal logic, access-rights, and write cycles are in reset except the asynchronous mode activation flag. A weak internal pull-up on the RST input pad allows the device to be used in synchronous mode without bonding RST. For synchronous only smart card applications, an external pull-up on RST is recommended to ensure synchronous operation under any system timings or conditions. CryptoMemory does not support a synchronous answer to reset sequence. The RST input is not available in the plastic package options for CryptoMemory.



# 4. Detailed Description

To enable the security features of CryptoMemory, personalize the device by setting up registers and loading appropriate passwords and keys. Do these by programming the configuration memory using simple write and read commands. Gain access to the configuration memory by successfully presenting the secure code (Write 7 Password). After writing and verifying data in the configuration memory, blow the security fuses to lock this information in the device. For additional information on personalizing CryptoMemory, please see the examples in the protocol sections of this specification, Section 10, Initialization Example.

## 4.1 User Memory

The EEPROM user memory is divided into 4, 8, or 16 user zones. Multiple zones allow for the storage of different data types or files in different zones. Access to user zones is possible only after meeting security requirements. The customer defines these security requirements in the configuration memory during device personalization. When the same security requirements define access to multiple zones, the zones effectively serve as one large storage area albeit with the requirement to select each zone prior to access. The below nine tables present the memory map of the user zones for the different device densities.

Table 4-1. AT88SC0104C User Memory

| Zone   |      | \$0      | \$1 | \$2 | \$3  | \$4  | \$5 | \$6 | \$7 |  |  |
|--------|------|----------|-----|-----|------|------|-----|-----|-----|--|--|
|        | \$00 |          |     |     |      |      |     |     |     |  |  |
|        | _    | 32 bytes |     |     |      |      |     |     |     |  |  |
| User 0 | _    |          |     |     |      |      |     |     |     |  |  |
|        | \$18 |          |     |     |      |      |     |     |     |  |  |
|        | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 1 | _    |          |     |     | 32 b | ytes |     |     |     |  |  |
| USEI I | _    |          |     |     |      |      |     |     |     |  |  |
|        |      |          |     |     |      |      |     |     |     |  |  |
|        | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 2 | _    | 32 bytes |     |     |      |      |     |     |     |  |  |
| USEI Z | _    |          |     |     |      |      |     |     |     |  |  |
|        | \$18 |          |     |     |      |      |     |     |     |  |  |
|        | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 3 | _    |          |     |     | 32 b | ytes |     |     |     |  |  |
| USEI S | _    |          |     |     |      |      |     |     |     |  |  |
|        | \$18 |          |     |     |      |      |     |     |     |  |  |

Note: Page size = 16-bytes



Table 4-2. AT88SC0204C User Memory

| Zone     |      | \$0      | \$1 | \$2 | \$3  | \$4  | \$5 | \$6 | \$7 |  |  |
|----------|------|----------|-----|-----|------|------|-----|-----|-----|--|--|
|          | \$00 |          |     |     |      |      |     |     |     |  |  |
| 115.57.0 | _    | 64 bytes |     |     |      |      |     |     |     |  |  |
| User 0   | _    |          |     |     |      |      |     |     |     |  |  |
|          | \$38 |          |     |     |      |      |     |     |     |  |  |
|          | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 1   | _    |          |     |     | 64 b | ytes |     |     |     |  |  |
| Useri    | _    |          |     |     |      |      |     |     |     |  |  |
|          | \$38 |          |     |     |      |      |     |     |     |  |  |
|          | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 2   | _    | 64 bytes |     |     |      |      |     |     |     |  |  |
| User 2   | _    |          |     |     |      |      |     |     |     |  |  |
|          | \$38 |          |     |     |      |      |     |     |     |  |  |
|          | \$00 |          |     |     |      |      |     |     |     |  |  |
| User 3   | _    |          |     |     | 64 b | ytes |     |     |     |  |  |
| USEI 3   | _    |          |     |     |      |      |     |     |     |  |  |
|          | \$38 |          |     |     |      |      |     |     |     |  |  |

Note: Page size = 16-bytes

Table 4-3. AT88SC0404C User Memory

| Zone   |      | \$0       | \$1 | \$2 | \$3   | \$4   | \$5 | \$6 | \$7 |  |
|--------|------|-----------|-----|-----|-------|-------|-----|-----|-----|--|
|        | \$00 |           |     |     |       |       |     |     |     |  |
|        | _    |           |     |     | 128 k | oytes |     |     |     |  |
| User 0 | _    |           |     |     |       |       |     |     |     |  |
|        | \$78 |           |     |     |       |       |     |     |     |  |
|        | \$00 |           |     |     |       |       |     |     |     |  |
| User 1 | _    |           |     |     | 128 k | oytes |     |     |     |  |
| User 1 | _    |           |     |     |       |       |     |     |     |  |
|        | \$78 |           |     |     |       |       |     |     |     |  |
|        | \$00 |           |     |     |       |       |     |     |     |  |
| User 2 | _    | 128 bytes |     |     |       |       |     |     |     |  |
| User 2 | _    |           |     |     |       |       |     |     |     |  |
|        | \$78 |           |     |     |       |       |     |     |     |  |
|        | \$00 |           |     |     |       |       |     |     |     |  |
| User 3 | _    |           |     |     | 128 k | oytes |     |     |     |  |
| Users  | _    |           |     |     |       |       |     |     |     |  |
|        | \$78 |           |     |     |       |       |     |     |     |  |

Note: Page size = 16-bytes



Table 4-4. AT88SC0808C User Memory

| Zone   |      | \$0 | \$1       | \$2 | \$3 | \$4   | \$5 | \$6 | \$7 |  |  |
|--------|------|-----|-----------|-----|-----|-------|-----|-----|-----|--|--|
|        | \$00 |     |           |     |     |       |     |     |     |  |  |
|        | _    |     | 128 bytes |     |     |       |     |     |     |  |  |
| User 0 | _    |     |           |     |     |       |     |     |     |  |  |
|        | \$78 |     |           |     |     |       |     |     |     |  |  |
| User 1 | \$00 |     |           |     |     |       |     |     |     |  |  |
| _      | _    |     |           |     |     |       |     |     |     |  |  |
| _      |      |     |           |     |     |       |     |     |     |  |  |
| _      | _    |     |           |     |     |       |     |     |     |  |  |
| User 6 | \$78 |     |           |     |     |       |     |     |     |  |  |
|        | \$00 |     |           |     |     |       |     |     |     |  |  |
|        | _    |     |           |     | 128 | bytes |     |     |     |  |  |
| User 7 | _    |     |           |     |     |       |     |     |     |  |  |
|        | \$78 |     |           |     |     |       |     |     |     |  |  |

Note: Page size = 16-bytes

Table 4-5. AT88SC1616C User Memory

| Zone    |      | \$0 | \$1 | \$2 | \$3 | \$4   | \$5 | \$6 | \$7 |
|---------|------|-----|-----|-----|-----|-------|-----|-----|-----|
|         | \$00 |     |     |     |     |       |     |     |     |
| 110     | _    |     |     |     | 128 | bytes |     |     |     |
| User 0  | _    |     |     |     |     |       |     |     |     |
|         | \$78 |     |     |     |     |       |     |     |     |
| User 1  | \$00 |     |     |     |     |       |     |     |     |
| _       | _    |     |     |     |     |       |     |     |     |
| _       |      |     |     |     |     |       |     |     |     |
| _       | _    |     |     |     |     |       |     |     |     |
| User 14 | \$78 |     |     |     |     |       |     |     |     |
|         | \$00 |     |     |     |     |       |     |     |     |
| 1145    | _    |     | ·   |     | 128 | bytes |     |     |     |
| User 15 | _    |     |     |     |     |       |     |     |     |
|         | \$78 |     |     |     |     |       |     |     |     |

Note: Page size = 16-bytes



Table 4-6. AT88SC3216C User Memory

| Zone    |      | \$0 | \$1       | \$2 | \$3 | \$4   | \$5 | \$6 | \$7 |  |  |
|---------|------|-----|-----------|-----|-----|-------|-----|-----|-----|--|--|
|         | \$00 |     |           |     |     |       |     |     |     |  |  |
|         | _    |     | 256 bytes |     |     |       |     |     |     |  |  |
| User 0  | _    |     |           |     |     |       |     |     |     |  |  |
|         | \$F8 |     |           |     |     |       |     |     |     |  |  |
| User 1  | \$00 |     |           |     |     |       |     |     |     |  |  |
| _       | _    |     |           |     |     |       |     |     |     |  |  |
| _       |      |     |           |     |     |       |     |     |     |  |  |
| _       | _    |     |           |     |     |       |     |     |     |  |  |
| User 14 | \$F8 |     |           |     |     |       |     |     |     |  |  |
|         | \$00 |     |           |     |     |       |     |     |     |  |  |
| Haan 45 | _    |     |           |     | 256 | bytes |     |     |     |  |  |
| User 15 | _    |     |           |     |     |       |     |     |     |  |  |
|         | \$F8 |     |           |     |     |       |     |     |     |  |  |

Note: Page size = 64-bytes

Table 4-7. AT88SC6416C User Memory

| Zone    |       | \$0 | \$1       | \$2 | \$3 | \$4   | \$5 | \$6 | \$7 |  |  |
|---------|-------|-----|-----------|-----|-----|-------|-----|-----|-----|--|--|
|         | \$000 |     |           |     |     |       |     |     |     |  |  |
| 110     | _     |     | 512 bytes |     |     |       |     |     |     |  |  |
| User 0  | _     |     |           |     |     |       |     |     |     |  |  |
|         | \$1F8 |     |           |     |     |       |     |     |     |  |  |
| User 1  | \$000 |     |           |     |     |       |     |     |     |  |  |
| — —     | _     |     |           |     |     |       |     |     |     |  |  |
| _       |       |     |           |     |     |       |     |     |     |  |  |
| _       | _     |     |           |     |     |       |     |     |     |  |  |
| User 14 | \$1F8 |     |           |     |     |       |     |     |     |  |  |
|         | \$000 |     |           |     |     |       |     |     |     |  |  |
| 1145    | _     |     |           |     | 512 | bytes |     |     |     |  |  |
| User 15 | _     |     |           |     |     |       |     |     |     |  |  |
|         | \$1F8 |     |           |     |     |       |     |     |     |  |  |

Note: Page size = 64-bytes



Table 4-8. AT88SC12816C User Memory

| Zone    |       | \$0        | \$1 | \$2 | \$3  | \$4   | \$5 | \$6 | \$7 |  |  |
|---------|-------|------------|-----|-----|------|-------|-----|-----|-----|--|--|
|         | \$000 |            |     |     |      |       |     |     |     |  |  |
|         | _     | 1024 bytes |     |     |      |       |     |     |     |  |  |
| User 0  | _     |            |     |     |      |       |     |     |     |  |  |
|         | \$3F8 |            |     |     |      |       |     |     |     |  |  |
| User 1  | \$000 |            |     |     |      |       |     |     |     |  |  |
| —       | _     |            |     |     |      |       |     |     |     |  |  |
| _       |       |            |     |     |      |       |     |     |     |  |  |
| _       | _     |            |     |     |      |       |     |     |     |  |  |
| User 14 | \$3F8 |            |     |     |      |       |     |     |     |  |  |
|         | \$000 |            |     |     |      |       |     |     |     |  |  |
|         | _     |            |     |     | 1024 | bytes |     |     |     |  |  |
| User 15 | _     |            |     |     |      |       |     |     |     |  |  |
|         | \$3F8 |            |     |     |      |       |     |     |     |  |  |

Note: Page size = 128-bytes

Table 4-9. AT88SC25616C User Memory

| Zone    |       | \$0 | \$1        | \$2 | \$3  | \$4   | \$5 | \$6 | \$7 |  |  |
|---------|-------|-----|------------|-----|------|-------|-----|-----|-----|--|--|
|         | \$000 |     |            |     |      |       |     |     |     |  |  |
| 110     | _     |     | 2048 bytes |     |      |       |     |     |     |  |  |
| User 0  | _     |     |            |     |      |       |     |     |     |  |  |
|         | \$7F8 |     |            |     |      |       |     |     |     |  |  |
| User 1  | \$000 |     |            |     |      |       |     |     |     |  |  |
| _       | _     |     |            |     |      |       |     |     |     |  |  |
| _       |       |     |            |     |      |       |     |     |     |  |  |
| _       | _     |     |            |     |      |       |     |     |     |  |  |
| User 14 | \$7F8 |     |            |     |      |       |     |     |     |  |  |
|         | \$000 |     |            |     |      |       |     |     |     |  |  |
| 1155745 | _     |     |            |     | 2048 | bytes |     |     |     |  |  |
| User 15 | _     |     |            |     |      |       |     |     |     |  |  |
|         | \$7F8 |     |            |     |      |       |     |     |     |  |  |

Note: Page size = 128-bytes

## 4.2 Control Logic

Access to the user zones occurs only through the device's control logic. This logic is configurable through proper programming of access, passwords and keys registers of the configuration memory during device personalization. This logic also implements the cryptographic engine for performing the various higher-level security functions of the device.

## 4.3 Configuration Memory

The configuration memory consists of 2048-bits of EEPROM memory used for storing passwords, keys, codes, and defining security levels to be used for each user zone. The control logic defines access rights to the configuration memory as well as to the user zones and the user may not alter these rights. The access rights include the ability to program certain portions of the configuration memory and then lock the data written through the use of security fuses. The configuration memory for each CryptoMemory device is identical with the exception of the number of access registers and password/key registers available. Devices with four user zones have four sets of registers, those with eight user zones, eight sets of registers, and those with 16 user zones, 16 sets of registers. Unused memory space in the register region becomes reserved to ensure other components of the configuration memory remain at the same address location regardless of the number of user zones in a device.



Table 4-10. AT88SC0104C/0204C/0404C Configuration Memory

|              | \$0                                   | \$1  | \$2            | \$3        | \$4                 | \$5              | \$6        | \$7 |                |  |  |
|--------------|---------------------------------------|------|----------------|------------|---------------------|------------------|------------|-----|----------------|--|--|
| \$00         |                                       |      |                | Answei     | r to Reset          |                  |            |     |                |  |  |
| \$08         | Fab                                   | Code | M <sup>-</sup> | TZ         | С                   | ard Manuf        | acturer Co | ode | Identification |  |  |
| \$10         |                                       |      |                | Lot His    | tory Code           |                  |            |     | Read Only      |  |  |
| \$18         | DCR                                   |      |                | Identifi   | cation Nun          | nber Nc          |            |     |                |  |  |
| \$20         | AR0                                   | PR0  | AR1            | PR1        | AR2                 | PR2              | AR3        | PR3 |                |  |  |
| \$28         |                                       |      |                |            |                     |                  |            |     |                |  |  |
| \$30         |                                       |      |                | Res        | served              |                  |            |     | Access Control |  |  |
| \$38         |                                       |      |                |            |                     |                  |            |     |                |  |  |
| \$40         |                                       |      |                |            |                     |                  |            |     |                |  |  |
| \$48         |                                       |      |                |            |                     |                  |            |     |                |  |  |
| \$50         | AAC0                                  |      |                | С          | ryptogram           | C <sub>0</sub>   |            |     |                |  |  |
| \$58         |                                       |      |                |            |                     |                  |            |     |                |  |  |
| \$60         | AAC1                                  |      |                | С          | ryptogram           | C <sub>1</sub>   |            |     |                |  |  |
| \$68         |                                       |      | S              | ession End | cryption Ke         | y S <sub>1</sub> |            |     | Cryptography   |  |  |
| \$70         | AAC2                                  |      |                | С          | ryptogram           | C <sub>2</sub>   |            |     |                |  |  |
| \$78         | Session Encryption Key S <sub>2</sub> |      |                |            |                     |                  |            |     |                |  |  |
| \$80         | AAC3                                  |      |                | С          | ryptogram           | C <sub>3</sub>   |            |     |                |  |  |
| \$88         |                                       |      | S              | ession End | cryption Ke         | y S <sub>3</sub> |            |     |                |  |  |
| \$90         |                                       |      |                | Secret     | Seed G <sub>0</sub> |                  |            |     |                |  |  |
| \$98         |                                       |      |                | Secret     | Seed G <sub>1</sub> |                  |            |     | Secret         |  |  |
| \$A0         |                                       |      |                | Secret     | Seed G <sub>2</sub> |                  |            |     | Ocolet         |  |  |
| \$A8         |                                       |      |                | Secret     | Seed G <sub>3</sub> | ı                |            |     |                |  |  |
| \$B0         | PAC                                   |      | Write 0        |            | PAC                 |                  | Read 0     |     |                |  |  |
| \$B8         | PAC                                   |      | Write 1        |            | PAC                 |                  | Read 1     |     |                |  |  |
| \$C0         | PAC                                   |      | Write 2        |            | PAC                 |                  | Read 2     |     |                |  |  |
| \$C8         | PAC                                   |      | Write 3        |            | PAC                 |                  | Read 3     |     | Password       |  |  |
| \$D0         | PAC                                   |      | Write 4        |            | PAC                 |                  | Read 4     |     | i ussworu      |  |  |
| \$D8         | PAC                                   |      | Write 5        |            | PAC                 |                  | Read 5     |     |                |  |  |
| \$E0         | PAC                                   |      | Write 6        |            | PAC                 |                  | Read 6     |     |                |  |  |
| \$E8         | PAC                                   |      | Write 7        |            | PAC                 |                  | Read 7     |     |                |  |  |
| \$F0<br>\$F8 |                                       |      |                | Res        | served              |                  |            |     | Forbidden      |  |  |

Table 4-11. AT88SC0808C Configuration Memory

|              | \$0                                   | \$1  | \$2     | \$3        | \$4                 | \$5              | \$6        | \$7 |                |
|--------------|---------------------------------------|------|---------|------------|---------------------|------------------|------------|-----|----------------|
| \$00         |                                       |      |         | Answer     | to Reset            |                  |            |     | 1-1            |
| \$08         | Fab (                                 | Code | M.      | TZ         | С                   | ard Manuf        | acturer Co | de  | Identification |
| \$10         |                                       |      |         | Lot Histo  | ory Code            |                  |            |     | Read-Only      |
| \$18         | DCR                                   |      |         | Identifi   | cation Nun          | nber Nc          |            |     |                |
| \$20         | AR0                                   | PR0  | AR1     | PR1        | AR2                 | PR2              | AR3        | PR3 |                |
| \$28         | AR4                                   | PR4  | AR5     | PR5        | AR6                 | PR6              | AR7        | PR7 |                |
| \$30         |                                       |      |         | Pas        | erved               |                  |            |     | Access Control |
| \$38         |                                       |      |         | 1,630      |                     |                  |            |     |                |
| \$40         |                                       |      |         | leeuo      | r Code              |                  |            |     |                |
| \$48         |                                       |      |         | 15500      | Code                |                  |            |     |                |
| \$50         | AAC0                                  |      |         | С          | ryptogram           | C <sub>0</sub>   |            |     |                |
| \$58         |                                       |      |         |            |                     |                  |            |     |                |
| \$60         | AAC1                                  |      |         |            |                     |                  |            |     |                |
| \$68         |                                       |      | Se      | ssion Enc  | ryption Key         | ' S <sub>1</sub> |            |     | Cryptography   |
| \$70         | AAC2 Cryptogram C <sub>2</sub>        |      |         |            |                     |                  |            |     | Orypiography   |
| \$78         | Session Encryption Key S <sub>2</sub> |      |         |            |                     |                  |            |     |                |
| \$80         | AAC3                                  |      |         | С          | ryptogram           | C <sub>3</sub>   |            |     |                |
| \$88         |                                       |      | Se      | ssion Enci | ryption Key         | ∕ S <sub>3</sub> |            |     |                |
| \$90         |                                       |      |         | Secret     | Seed G <sub>0</sub> |                  |            |     |                |
| \$98         |                                       |      |         | Secret     | Seed G <sub>1</sub> |                  |            |     | Secret         |
| \$A0         |                                       |      |         | Secret     | Seed G <sub>2</sub> |                  |            |     | 000.01         |
| \$A8         |                                       |      |         | Secret     | Seed G <sub>3</sub> |                  |            |     |                |
| \$B0         | PAC                                   |      | Write 0 |            | PAC                 |                  | Read 0     |     |                |
| \$B8         | PAC                                   |      | Write 1 |            | PAC                 |                  | Read 1     |     |                |
| \$C0         | PAC                                   |      | Write 2 |            | PAC                 |                  | Read 2     |     |                |
| \$C8         | PAC                                   |      | Write 3 |            | PAC                 |                  | Read 3     |     | Password       |
| \$D0         | PAC                                   |      | Write 4 |            | PAC                 |                  | Read 4     |     |                |
| \$D8         | PAC                                   |      | Write 5 |            | PAC                 |                  | Read 5     |     |                |
| \$E0         | PAC                                   |      | Write 6 |            | PAC                 |                  | Read 6     |     |                |
| \$E8         | PAC                                   |      | Write 7 |            | PAC                 |                  | Read 7     |     |                |
| \$F0<br>\$F8 |                                       |      |         | Res        | erved               |                  |            |     | Forbidden      |



Table 4-12. AT88SC1616C/3216C/6416C/12816C/25616C Configuration Memory

|      | \$0                    | \$1  | \$2            | \$3          | \$4                 | \$5            | \$6         | \$7  |                |  |  |
|------|------------------------|------|----------------|--------------|---------------------|----------------|-------------|------|----------------|--|--|
| \$00 |                        |      |                | Answer       | to Reset            |                |             |      |                |  |  |
| \$08 | Fab                    | Code | M <sup>-</sup> | TZ           | С                   | ard Manufa     | acturer Cod | de   | Identification |  |  |
| \$10 |                        |      |                | Lot Histo    | ory Code            |                |             |      | Read-Only      |  |  |
| \$18 | DCR                    |      |                | Identifi     | cation Num          | ber Nc         |             |      |                |  |  |
| \$20 | AR0                    | PR0  | AR1            | PR1          | AR2                 | PR2            | AR3         | PR3  |                |  |  |
| \$28 | AR4                    | PR4  | AR5            | PR5          | AR6                 | PR6            | AR7         | PR7  |                |  |  |
| \$30 | AR8                    | PR8  | AR9            | PR9          | AR10                | PR10           | AR11        | PR11 | Access Control |  |  |
| \$38 | AR12                   | PR12 | AR13           | PR13         | AR14                | PR14           | AR15        | PR15 |                |  |  |
| \$40 |                        |      |                | lagua        | Codo                |                |             |      |                |  |  |
| \$48 |                        |      |                | issuei       | Code                |                |             |      |                |  |  |
| \$50 | AAC0                   |      |                | Cı           | ryptogram           | C <sub>0</sub> |             |      |                |  |  |
| \$58 |                        |      |                |              |                     |                |             |      |                |  |  |
| \$60 | AAC1                   |      |                |              |                     |                |             |      |                |  |  |
| \$68 |                        |      |                | Cryptography |                     |                |             |      |                |  |  |
| \$70 | AAC2                   |      |                | Cryptography |                     |                |             |      |                |  |  |
| \$78 |                        |      |                |              |                     |                |             |      |                |  |  |
| \$80 | AAC3                   |      |                | Cı           | ryptogram           | C <sub>3</sub> |             |      |                |  |  |
| \$88 |                        |      | Se             | ssion Encr   | yption Key          | S <sub>3</sub> |             |      |                |  |  |
| \$90 |                        |      |                | Secret 9     | Seed G <sub>0</sub> |                |             |      |                |  |  |
| \$98 |                        |      |                | Secret 9     | Seed G <sub>1</sub> |                |             |      | 0              |  |  |
| \$A0 |                        |      |                | Secret 9     | Seed G <sub>2</sub> |                |             |      | Secret         |  |  |
| \$A8 |                        |      |                | Secret 9     | Seed G <sub>3</sub> |                |             |      |                |  |  |
| \$B0 | PAC                    |      | Write 0        |              | PAC                 |                | Read 0      |      |                |  |  |
| \$B8 | PAC                    |      | Write 1        |              | PAC                 |                | Read 1      |      |                |  |  |
| \$C0 | PAC                    |      | Write 2        |              | PAC                 |                | Read 2      |      |                |  |  |
| \$C8 | PAC                    |      | Write 3        |              | PAC                 |                | Read 3      |      | Password       |  |  |
| \$D0 | PAC                    |      | Write 4        |              | PAC                 |                | Read 4      |      | Password       |  |  |
| \$D8 | PAC Write 5 PAC Read 5 |      |                |              |                     |                |             |      |                |  |  |
| \$E0 | PAC                    |      | Write 6        |              | PAC                 |                | Read 6      |      |                |  |  |
| \$E8 | PAC                    |      | Write 7        |              | PAC                 |                | Read 7      |      |                |  |  |
| \$F0 | Reserved               |      |                |              |                     |                |             |      | Forbidden      |  |  |
| \$F8 |                        |      |                | Rese         | erveu               |                |             |      | roibiddell     |  |  |

# 5. Communication Security Modes

Communication between the device and host operates in three basic modes. Standard mode is the default mode for the device after power-up. Authentication mode is activated by a successful authentication sequence. Encryption mode is activated by a successful authentication. Data transferred to and from the device is handled per the following table.

Table 5-1. Communication Security Modes

| Mode              | Configuration Data | User Data | Passwords | Data Integrity Check |
|-------------------|--------------------|-----------|-----------|----------------------|
| Standard/Password | Clear              | Clear     | Clear     | N/A                  |
| Authentication    | Clear              | Clear     | Encrypted | MAC                  |
| Encryption        | Clear              | Encrypted | Encrypted | MAC                  |

Note: Configuration data includes the entire configuration memory except the passwords

MAC: Message Authentication Code

## 5.1 Security Operations

#### 5.1.1 Password Verification

The use of passwords protects read and write accesses to the user zones. Any one of eight password sets is available for assignment to any user zone through configuration of access registers. CryptoMemory provides separate 24-bit passwords for read and write operations. Read passwords grant only read accesses to zones under password protection, while write passwords grant both read and write accesses. Successful presentation of any password renders the verify password command active until the presentation of another password or device reset. Only one password may be active at a time. Presenting incorrect passwords decrements the value of the corresponding Password Attempts Counter (PAC). Decrementing the PAC to \$00 permanently disables the corresponding password and permanently renders the corresponding user zone(s) under protection inaccessible. Operation in authentication or encryption mode requires encryption of passwords for all password transactions.

Figure 5-1. Password Verification





#### 5.1.2 Mutual Authentication

The use of a mutual authentication protocol further protects access to user zones. Any one of four key sets is available for assignment to any user zone through configuration of access registers. Each key set consists of a secret seed, a cryptogram, and a session encryption key. A Verify Crypto command exists to allow the use of any one of the key sets to enter authentication mode. Each successful entry into authentication mode renders the mode active until the next call to the Verify Crypto command or device reset. Only one key set may be active at anytime. Unsuccessful calls of the Verify Crypto command exits authentication mode and decrements the value of the Authentication Attempts Counter (AAC) register. Decrementing AAC to \$00 permanently disables the corresponding key set and permanently renders the corresponding user zone(s) under protection inaccessible.

Entry into authentication mode is a process through which the host and CryptoMemory device mutually authenticate one another. First, the host generates a 64-bit random number, reads a current cryptogram from the device, and uses this information in conjunction with the corresponding secret seed to generate a 64-bit challenge for the device. The host also generates a new cryptogram and session encryption key in the process. The host then sends the challenge and random number to the device by calling the Verify Crypto command. The device utilizes the random number from the host to generate its own challenge, new cryptogram, and session encryption key. It then compares its challenge to the one from the host. If the challenges match, then the device declares the host authentic, overwrites its corresponding current cryptogram and session encryption key with the new ones. To complete the mutual authentication, the host reads the new cryptogram from the device and compares it with its newly calculated cryptogram. The new cryptogram from the device serves as a challenge to the host. If the cryptograms match then the device is authentic. Only an authentic pair of host and device can generate the same challenges and cryptograms. Mutual authentication requires the use of the verify authentication variant of the Verify Crypto command (see Table 7-1, "Atmel CryptoMemory Synchronous Command Set," or Table 9-2, "Atmel CryptoMemory Asynchronous Command Set").

Figure 5-2. The Mutual Authentication Process





### 5.1.3 Data Encryption

CryptoMemory allows the use of encryption between a host system and the CryptoMemory device to protect the confidentiality of data during read-write accesses and verify password operations. To enable encryption, the host must call the Verify Crypto command with a valid session encryption key when the device is already in active authentication mode. The session encryption key must belong to the active authentication key set. The host may enable encryption at any time after which data content of communication between host and device user zones becomes encrypted. If a user zone configuration in the access register requires encryption; however, then the host must enter encryption mode and must encrypt all data content to and from the zone in the remainder of the active encryption session in order to communicate with the zone. CryptoMemory does not encrypt system zone data except for password and password attempt counters. Passwords and password attempt counters require encryption during active authentication or encryption modes.

Each successful entry into encryption mode renders the mode active for the current key set until the next call to the Verify Crypto command or device reset. Only one key set may be active at anytime. Unsuccessful calls of the Verify Crypto command exits both encryption and authentication modes and decrements the value of the authentication attempts counter (AAC) register. Decrementing AAC to \$00 permanently disables the corresponding key set and permanently renders the corresponding user zone(s) under protection inaccessible. Activating encryption is similar in process to activating authentication with the exception that the session encryption key replaces the secret seed. The process uses the verify encryption variant of the Verify Crypto command (see Table 7-1, "Atmel CryptoMemory Synchronous Command Set," or Table 9-2, "Atmel CryptoMemory Asynchronous Command Set").

**Command/Communications Host Logic** CryptoMemory Device Session Key, Cryptogram Session Key, Cryptogram Generate Random Number Verify Encryption Compute Challenge A Compute Challenge A Verify Challenge A Compute Challenge B Read Config Zone Compute Challenge B Read Challenge B **Enable Encryption** Verify Challenge B

Figure 5-3. Encryption Activation Process from Active Authentication Mode

#### 5.1.4 Encrypted Checksum

CryptoMemory implements a data validity check function in the form of an encrypted checksum. This checksum provides a bi-directional data integrity check and data origin authentication capability in the form of a Message Authentication Code (MAC): only the host/device that carried out a valid authentication is capable of computing a valid MAC. When writing data to the CryptoMemory device in authentication or encryption communication modes, the host must send a valid checksum immediately following the write command. If the checksum is invalid, the device rejects the write command and resets the device security privileges. The host must reinitiate entry into authentication and, if applicable, encryption modes to continue. The use of checksum is optional when reading data. Calls to the Read Checksum command resets device security so its use is recommended only at the completion of all data read operations from the device.



#### 5.2 Data Protection Features

Security operations control access to data stored in CryptoMemory. After gaining access, additional options exist to protect data in the user memory.

## 5.2.1 Modify Forbidden

The Modify Forbidden option renders the user zone read-only by restricting all write operations to it. It is recommended to program all required data in the user zone prior to enabling this option. Modify Forbidden is available for any user zone and is selectable by configuring appropriate access registers.

### 5.2.2 Program Only

The Program Only option constrains data bit modification to programming from Logic 1 to Logic 0 only. Data bits may never change from Logic 0 to Logic 1. Program Only is available for any user zone and is selectable by configuring appropriate access registers.

#### 5.2.3 Write Lock

The Write Lock option provides ability to render individual bytes within a user zone read-only by restricting all write operations to it. It operates on 8-byte page level whereby the lowest addressed byte of the page serves as the Write Access Control byte for that page. Table 5-2 shows the use of Write Lock for data at addresses \$080 thru \$087. The byte at \$080 controls write access to bytes from \$080 to \$087.

Table 5-2. Write Lock Example

| Address | \$0      | \$1       | \$2       | \$3       | \$4       | \$5       | \$6       | \$7       |
|---------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| \$080   | 11011001 | xxxx xxxx |
|         |          | Locked    | Locked    |           |           | Locked    |           |           |

The Write Lock option also applies to the Access Control byte for each page by writing its least significant (rightmost) bit to Logic 0. Moreover, only logic modifications from Logic 1 to Logic 0 of the access control byte are permissible.

Write Lock is available for any user zone and is selectable by configuring appropriate access registers; furthermore, configuring a user zone with the Write Lock option restricts writing to that zone to a byte at a time. Attempts to write several bytes within a command result in writing only the first byte.

#### 5.2.4 Anti-tearing (Power Loss Protection)

In the event of a power loss during a write cycle, the integrity of the device's stored data may be recovered. This function is optional, and the host may choose to activate the anti-tearing function for any write to a user zone or configuration memory by use of the appropriate B4 system write command. When anti-tearing is active, write commands will take longer to execute since more write cycles are required. Additionally, the data written is limited to 8-bytes.

Data is written first to a Buffer zone in EEPROM instead of the intended destination address in the User zone or Configuration Memory, but with the same access conditions. If this write cycle is interrupted the original data remains intact in the User zone or Configuration Memory. The data is then written in the required memory location. If this second write cycle is interrupted the device will automatically recover the data from the system Buffer zone at the next power-up and write it to the intended destination address.

In 2-Wire mode, the host is required to perform ACK polling for 18ms after each write command when anti-tearing is active. At power-up, five clock cycles are required to check the anti-tearing flags. In the event the device needs to carry out the data recovery process the host is required to perform ACK polling for 14ms.



## 5.3 Configuration Memory Values

This section describes each individual field in the Configuration Memory.

#### 5.3.1 Default Values

Atmel programs certain fields of the Configuration Memory at the factory. The customer may elect to change the content of all of these fields except for the lot history code field which is permanently locked. Atmel programs the remainder of the fields, including all of the Configuration Memory and user zones to ones prior to releasing the device from the factory. Table 5-3 summarizes device fields Atmel programs at the factory. A brief description of each field follows.

Table 5-3. Factory Programmed Fields

| Device             | ATR                     | Fab Code | Lot History code | Write 7 Password<br>(Secure Code) |
|--------------------|-------------------------|----------|------------------|-----------------------------------|
| Atmel AT88SC0104C  | 3B B2 11 00 10 80 00 01 | 10 10    | Variable, locked | DD 42 97                          |
| Atmel AT88SC0204C  | 3B B2 11 00 10 80 00 02 | 20 20    | Variable, locked | E5 47 47                          |
| Atmel AT88SC0404C  | 3B B2 11 00 10 80 00 04 | 40 40    | Variable, locked | 60 57 34                          |
| Atmel AT88SC0808C  | 3B B2 11 00 10 80 00 08 | 80 60    | Variable, locked | 22 E8 3F                          |
| Atmel AT88SC1616C  | 3B B2 11 00 10 80 00 16 | 16 80    | Variable, locked | 20 0C E0                          |
| Atmel AT88SC3216C  | 3B B3 11 00 00 00 00 32 | 32 10    | Variable, locked | CB 28 50                          |
| Atmel AT88SC6416C  | 3B B3 11 00 00 00 00 64 | 64 40    | Variable, locked | F7 62 0B                          |
| Atmel AT88SC12816C | 3B B3 11 00 00 00 01 28 | 28 60    | Variable, locked | 22 EF 67                          |
| Atmel AT88SC25616C | 3B B3 11 00 00 00 02 56 | 58 60    | Variable, locked | 17 C3 3A                          |

## 5.3.2 Answer To Reset (ATR)

This is an 8-byte wide register with content that Atmel defines. This register is read/write accessible prior to blowing the FAB fuse, but becomes read-only after blowing the fuse.

#### 5.3.3 FAB Code

This field is a 16-bit wide register with content that Atmel defines. This field is read/write accessible prior to blowing the FAB fuse, but becomes read-only after blowing the fuse.

## 5.3.4 Memory Test Zone (MTZ)

This field is a 16-bit wide register with open read/write access privileges at all times for testing basic communication to the device. This field is free of all security constraints at all times.

#### 5.3.5 Card Manufacturer Code

This field is a 32-bit wide register with read/write access privileges for the customer to define its content. The content of this field becomes read-only after blowing the PER fuse.

## 5.3.6 Lot History Code

This field is a 64-bit wide register with content that Atmel defines. This field is read-only.

#### 5.3.7 Issuer Code

This field is a 128-bit wide register with read/write access privileges for customer to define its content. The content of this field becomes read-only after blowing the PER fuse.



#### 5.3.8 Device Configuration Register (DCR)

This 8-bit register allows selection of the following device configuration options (active low). The values programmed have an immediate effect on the logic of the device. The default value is one for each bit.

Table 5-4. Device Configuration Register (DCR)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SME   | UCR   | UAT   | ETA   | CS3   | CS2   | CS1   | CS0   |

#### 5.3.8.1 SME - Supervisor Mode Enable

Asserting this bit (SME = 0) enables supervisor mode for Write 7 Password such that verifying Write 7 Password grants read and write accesses to all password sets and PACs. Verifying Write 7 Password does not grant access to other passwords when this bit is not asserted (SME = 1).

#### 5.3.8.2 UCR - Unlimited Checksum Reads

Asserting this bit (UCR = 0) allows unlimited number of checksum reads without requiring a new authentication. Not asserting this bit (UCR = 1) limits the read of checksum to one attempt after which the device resets the crypto algorithm after executing the Read Checksum command.

## 5.3.8.3 UAT - Unlimited Authentication Trials

Asserting this bit (UAT = 0) disables the Authentication Attempts Counter (AAC) thus allowing unlimited authentication attempts. The AAC decrements after each unsuccessful attempt but the internal logic ignores it value. Asserting this bit also prevents reset of the crypto algorithm after reading the MAC in encryption mode. The UAT bit does not affect the password attempts counter.

### 5.3.8.4 ETA - Eight Trials Allowed

Asserting this bit (ETA = 0) extends the trials limit to eight incorrect attempts to authenticate or verify a password. The counter (AAC or PAC) will decrement (\$FF, \$FE, \$FC, \$F8, \$F0, \$E0, \$C0, \$80, \$00) with each incorrect attempt. Disabling this bit (ETA = 1) limits authentication and password verification trials to only four incorrect attempts (\$FF, \$EE, \$CC, \$88, \$00).

#### 5.3.8.5 CS0 - CS3: Programmable Chip Select (Only relevant in synchronous protocol)

The four most significant bits (b4 - b7) of every command comprise the Chip Select Address. All CryptoMemory devices will respond to the default chip select address of \$B (1011). Each device also responds to a second chip select address programmed into CSO - CS3 of the device configuration register. By programming each device to a unique chip select address, it is possible to connect up to 15 devices on the same serial data bus and communicate individually to each. Global communications to all devices sharing the bus is accomplished using the default Chip Select Address \$B.

## 5.3.9 Access Registers

Four, eight, or sixteen 8-bit access registers allow personalization of the device. Each access register works in conjunction with a password/key register to define the security settings for each individual zone of the user memory. Values in the access registers take immediate effect after programming. The default value for each bit is one.

Table 5-5. Access Register

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PM1   | PM0   | AM1   | AM0   | ER    | WLM   | MDF   | PGO   |



## 5.3.9.2 PM(1:0) Password Mode

Table 5-6. Password Mode

| PM0 | PM1 | Access                            |
|-----|-----|-----------------------------------|
| 1   | 1   | No Password Required              |
| 1   | 0   | Write Password Required           |
| 0   | *   | Read and Write Passwords Required |

When PM = 11, the user zone under protection requires no password. When PM = 10, the zone requires write password verification for writing and reading is free. When PM = 01 or 00, reading requires the read password verification and writing requires write password verification; however, proper verification of the write password also grants read access. The password set required is specified by PW(3:0) in the corresponding passwords/keys register (see following section). Verification of the write password also allows modification of the read and the write passwords, for each password set.

#### 5.3.9.3 AM(1:0) - Authentication Mode

Table 5-7. Authentication Mode

| AM1 | AM0 | Access                     |
|-----|-----|----------------------------|
| 1   | 1   | No Authentication Required |
| 1   | 0   | Authentication for Write   |
| 0   | 1   | Normal Authentication Mode |
| 0   | 0   | Dual Access Mode           |

When AM = 11, the user zone under protection requires no authentication. When AM = 10, the zone requires authentication only for write accesses and read accesses are free. When AM = 01, the zone requires authentication for both write and read accesses. In both of these configurations, the Authentication Key (AK) in the corresponding passwords/keys register specifies the required secret seed and corresponding cryptogram, and when applicable the session encryption key (see Section 6, Protocol Selection).

Finally, when AM = 00, the dual access mode is active in which authentication using the Program Only Key (POK) gives a right to read and program the zone (i.e. write zeros only), while authentication using the Authentication Key (AK) gives full read and write access to the zone. In this way, a token application may be implemented, whereby regular hosts with knowledge of POK may decrement the stored value, and only master hosts with knowledge of AK may reset the token to its full value. See the following Section 6 on the passwords/keys register for further definition of POK and AK.

Notes: 1. When AM = 00, the POK bits in the corresponding password/key register are ignored

- 2. When AM = 00 and PGO = 0; bits in the zone may not be written to one even when using the AK
- 3. Requiring authentication automatically requires the use of secure checksums for write operations (See "Encrypted Checksum")

#### 5.3.9.4 ER - Encryption Required

When ER = 0, the host is required to activate the encryption mode in order to read/write the corresponding user zone. No data read from or written to the zone may be transmitted in the clear. If ER = 1, the host may activate the encryption mode, but isn't specifically required to do so by the device.

## 5.3.9.5 WLM - Write Lock Mode

Asserting this bit (WLM = 0) divides the user zone into 8-byte pages. The first byte of each page becomes the Write Lock byte and defines the locked/unlocked status for each byte in the page. Write access is forbidden to a byte if its associated bit in the Write Lock byte is set to zero. Bit 7 controls byte 7; bit 6 controls byte 6, etc. By setting bit 0 to zero locks the Write Lock byte itself. Enabling Write Lock mode limits write operations to one byte at a time.



### 5.3.9.6 MDF - Modify Forbidden

Asserting this bit (MDF = "0") renders the user zone read-only at all times. The user zone must, therefore, be programmed before setting this bit to "0"

### 5.3.9.7 PGO - Program Only

Asserting this bit (PGO = 0) allows changing of data within the user zone under protection from one to zero and never from zero to one.

### 5.3.10 Password/Key Registers

Four, eight or sixteen 8-bit Password/Key registers receive definition during device personalization. Each Password/Key register works in conjunction with a corresponding Access register to define the security settings of each zone. The values programmed have an immediate effect on the logic of the device. The default value is one for each bit. Bit 3 is reserved and should be left as value one.

Table 5-8. Password/Key Register Definition

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| AK1   | AK0   | POK1  | POK0  | Res   | PW2   | PW1   | PW0   |

## 5.3.10.1 AK(1:0) - Authentication Key

These bits define which of the four secret seeds  $G_0$ - $G_3$  must be used in an authentication to allow access to the user zone if authentication is selected in the corresponding access register. Each access register may point to a unique authentication secret, or access registers for multiple zones may point to the same authentication secret. In this case authentication with a single secret seed will open several zones.

## 5.3.10.2 POK(1:0) - Program Only Key

When the user zone has the dual access mode selected (AM = 00), these bits define which of the four secret seeds  $G_0$ - $G_3$  must be used in an authentication to allow read and program (i.e. write zeros only) access to the user zone.

### 5.3.10.3 PW(2:0) - Password Set

These bits define which of the eight password sets must be presented to allow access to the user zone when the password mode is selected.

#### 5.3.11 Identification Number

A 56-bit number the customer defines during personalization. It is recommended that a unique identification number be assigned to each device.

#### 5.3.12 Cryptograms $(C_0 - C_3)$

Each of these fields contains a 56-bit cryptogram for use during authentication. The internal logic modifies the cryptogram each time it successfully verifies the authentication. The customer may program an initial value for the cryptogram during personalization. It is recommended that the initial values be diversified or random.

### 5.3.13 Session Keys $(S_0 - S_3)$

Each of these fields contains a 64-bit session key for use during encryption. The internal logic modifies the session key each time it successfully processes authentication or encryption verification. The session keys do not require initial values and thus programming of initial values is not necessary.



## 5.3.14 Secret Seeds (G<sub>0</sub>-G<sub>3</sub>)

Each of these fields contains a 64-bit secret seed that is used in conjunction with the corresponding cryptogram and session key during the authentication and encryption sequences. The customer programs the secret seeds during device personalization.

#### 5.3.15 Password Sets

The password fields contain eight sets of two 24-bit passwords for read and write operations. The customer defines the values of these passwords during personalization. Successfully verifying the write password allows modification of the read and the write passwords of the same set.

#### 5.3.16 Secure Code

The secure code is the Write 7 Password. Properly presenting this password grants write access to the configuration memory during personalization. Atmel defines the initial value of the secure code but the customer may change these values after successful presentation during a verify Write 7 Password operation. Table 5-3 shows the secure codes for the various devices as they leave the Atmel factory. After blowing the PER fuse, verifying Write 7 Password no longer grant write access to the configuration memory, and the configuration memory becomes read-only thereafter.

### 5.3.17 Password Attempts Counters (PAC)

Each of the sixteen PAC fields contains an 8-bit attempts counter for the verify password process. Each PAC corresponds to a password. The attempts counter limits the number of incorrect consecutive presentations of the corresponding password to four, after which it locks the password from future use. The PAC will decrement (\$FF, \$EE, \$CC, \$88, \$00) with each incorrect attempt to present the password. The PAC permanently locks the corresponding password once its value reaches \$00. Prior to reaching \$00, any correct presentation of the password resets the PAC value to \$FF.

## 5.3.18 Authentication Attempts Counters (AAC)

Each of the four AAC fields contains an 8-bit attempt counter for the authentication process. Each AAC field corresponds to each authentication key set. The attempts counter limits the number of incorrect consecutive attempts to authenticate to four, after which it locks the authentication key set from future use. The AAC will decrement (\$FF, \$EE, \$CC, \$88, \$00) with each incorrect attempt to authenticate. The AAC permanently locks the corresponding key set once its value reaches \$00. Prior to reaching \$00, any correct attempt to authenticate resets the AAC value to \$FF.

#### 5.4 Security Fuses

CryptoMemory uses four fuses. The status of these fuses is given in a 'fuse byte.' A value of zero indicates the fuse has been blown. Bits 4 to 7 of this byte are not used as security fuses and are reserved for Atmel use.

Table 5-9. Device Fuses

| F7   | F6   | F5   | F4   | F3  | F2  | F1  | F0  |
|------|------|------|------|-----|-----|-----|-----|
| Resv | Resv | Resv | Resv | SEC | PER | CMA | FAB |

The bits SEC, PER, CMA, and FAB are non-volatile fuses blown at the end of various steps in the manufacturing and personalization process. Once blown, these fuses can never be reset. Atmel blows the SEC fuse to lock the lot history code before the device leaves the factory. Blowing the remainder of the fuses must follow the sequence:

FAB To lock the answer to reset and the FAB Code portions of the Configuration Memory.

**CMA** To lock the card manufacturer code of the Configuration Memory.

**PER** To lock the remainder of the Configuration Memory.

Any attempt to blow a fuse out of sequence will be unsuccessful.

Table 5-10 provides a summary of access rights for all portions of the memory for each fuse condition.



Table 5-10. Fuse Access Rights Summary

|                            |           | Fuse        |                                                                                                                                                                     |             |            |  |  |  |
|----------------------------|-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|--|--|--|
| Zone                       | Operation | SEC = 0     | FAB = 0                                                                                                                                                             | CMA = 0     | PER = 0    |  |  |  |
| Identification             | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
| (Except MTZ and CMC)       | Write     | Secure Code | Forbidden                                                                                                                                                           | Forbidden   | Forbidden  |  |  |  |
| Memory Test Zone           | Read      | <b>5</b>    | <b>-</b>                                                                                                                                                            | <b>-</b>    |            |  |  |  |
| (MTZ)                      | Write     | Free        | Free Free Free Free Free Free Forbidden     | Free        |            |  |  |  |
| Card Manufacturer Code     | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
| (CMC)                      | Write     | Secure Code | Secure Code                                                                                                                                                         | Forbidden   | Forbidden  |  |  |  |
| Read Only                  | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
| (Lot History Code)         | Write     | Forbidden   | Forbidden                                                                                                                                                           | Forbidden   | Forbidden  |  |  |  |
| Access Control             | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
|                            | Write     | Secure Code | Secure Code                                                                                                                                                         | Secure Code | Forbidden  |  |  |  |
| Cryptography               | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
| (Except Encryption Keys S) | Write     | Secure Code | Secure Code                                                                                                                                                         | Secure Code | Forbidden  |  |  |  |
| Encryption Keys            | Read      | 0           | 0                                                                                                                                                                   | 0           |            |  |  |  |
| (S)                        | Write     | Secure Code | e Code Secure Code Secure Code e Code Secure Code Secure Code                                                                                                       | Forbiaden   |            |  |  |  |
| Comment                    | Read      | 0           | ode Secure Code Secure Code Forbidde  Free Free Free ode Secure Code Secure Code Forbidde ode Secure Code Secure Code Forbidde ode Secure Code Secure Code Forbidde | 0           | Faultiddau |  |  |  |
| Secret                     | Write     | Secure Code |                                                                                                                                                                     | Forbiaden   |            |  |  |  |
| Describe                   | Read      | 0           | 0                                                                                                                                                                   |             | )          |  |  |  |
| Passwords                  | Write     | Secure Code | Secure Code                                                                                                                                                         | Secure Code | vvrite Pvv |  |  |  |
| Password Attempts          | Read      | Free        | Free                                                                                                                                                                | Free        | Free       |  |  |  |
| Counters<br>(PAC)          | Write     | Secure Code | Secure Code                                                                                                                                                         | Secure Code | Write PW   |  |  |  |
| F. d. i.d.                 | Read      | F . 1.1.1.  |                                                                                                                                                                     |             | E. 1111    |  |  |  |
| Forbidden                  | Write     | Forbidden   | Forbidden                                                                                                                                                           | Forbidden   | Forbidden  |  |  |  |
|                            | Read      | 45          | A.D.                                                                                                                                                                | A.D.        | 45         |  |  |  |
| User Zones                 | Write     | AR          | AR                                                                                                                                                                  | AR          | AR         |  |  |  |

Notes: 1. AR: Access rights are defined by the access registers.

- 2. PW: Password.
- 3. Secure Code: Write 7 Password is the secure code until the PER fuse is blown.
- 4. Forbidden: No access is permitted.



## 6. Protocol Selection

CryptoMemory supports two application areas with different communication protocols:

- 2-Wire Serial Communication for Embedded Applications
- ISO 7816 Asynchronous T=0 Smart Card Interface

The power-up sequence of CryptoMemory determines what mode it shall operate in. A brief description of each of these modes follows

## 6.1 Synchronous Mode for Embedded Applications

The 2-Wire serial interface is used for fast and efficient communication with logic and controllers. The synchronous mode is the default after powering up  $V_{CC}$  due to the internal and/or external pull-up on RST. For embedded applications using CryptoMemory in standard plastic packages RST is not bonded out and this is the only communication protocol.

- Power-up V<sub>CC</sub>, RST goes high,
- After stable V<sub>CC</sub>, apply five pulses CLK-SCL,
- CLK-SCL and I/O-SDA may then be driven.

### Figure 6-1. Asynchronous Mode



The asynchronous mode is selected when RST is low on a rising edge of CLK. Once the Asynchronous mode has been selected, it is not possible to return to the Synchronous mode other than by powering the device off and on again.

## 6.2 Asynchronous Mode for Smart Card Applications

The Asynchronous T=0 Protocol defined by ISO 7816-3 is used for compatibility with the industry standard smart card readers. Selecting this mode requires the following power-up sequence which complies with ISO 7816-3 for a cold reset in smart card applications.

- Power up V<sub>CC</sub>; RST, IO-SDA and CLK-SCL are low,
- Set I/O-SDA in Receive mode.
- Provide a clock signal to CLK-SCL,
- RST goes high after 400 clock cycles.

The device will respond with a 64-bit ATR code including historical bytes to indicate the memory density within the CryptoMemory family.

The 64-bit ATR code comes from a register which contains the characters shown in Table 6-1 and Table 6-2. The historical bytes (T1, T2, T3) show the density of the CryptoMemory device. This register may be modified during personalization but is locked when the PER fuse is blown. Care must be taken to respect the applicable standards defining the ATR value if operating in asynchronous mode. The CryptoMemory device will always output all 8-bytes in response to the Asynchronous ATR command regardless of the contents of the register.



Table 6-1. ATR Codes for Lower Density Atmel CryptoMemory

| Device      | TS   | T0   | TA(1) | TB(1) | TD(1) | TA(2) | T1   | T2   |
|-------------|------|------|-------|-------|-------|-------|------|------|
| AT88SC0104C | \$3B | \$B2 | \$11  | \$00  | \$10  | \$80  | \$00 | \$01 |
| AT88SC0204C | \$3B | \$B2 | \$11  | \$00  | \$10  | \$80  | \$00 | \$02 |
| AT88SC0404C | \$3B | \$B2 | \$11  | \$00  | \$10  | \$80  | \$00 | \$04 |
| AT88SC0808C | \$3B | \$B2 | \$11  | \$00  | \$10  | \$80  | \$00 | \$08 |
| AT88SC1616C | \$3B | \$B2 | \$11  | \$00  | \$10  | \$80  | \$00 | \$16 |

Table 6-2. ATR Codes for Higher Density Atmel CryptoMemory

| Device       | TS   | T0   | TA(1) | TB(1) | TD(1) | T1   | T2   | Т3   |
|--------------|------|------|-------|-------|-------|------|------|------|
| AT88SC3216C  | \$3B | \$B3 | \$11  | \$00  | \$00  | \$00 | \$00 | \$32 |
| AT88SC6416C  | \$3B | \$B3 | \$11  | \$00  | \$00  | \$00 | \$00 | \$64 |
| AT88SC12816C | \$3B | \$B3 | \$11  | \$00  | \$00  | \$00 | \$01 | \$28 |
| AT88SC25616C | \$3B | \$B3 | \$11  | \$00  | \$00  | \$00 | \$02 | \$56 |

Once the Asynchronous mode has been selected, it is not possible to switch to the synchronous mode without powering off the device.

Figure 6-2. Power-Up Sequence for Smart Card Mode



After a successful ATR, the Protocol and Parameter Selection (PPS) protocol defined by ISO 7816-3 may be used to negotiate the communications speed with CryptoMemory devices 32Kb and larger in user memory. CryptoMemory supports D values of 1, 2, 4, 8, 12, and 16 for an F value of 372. CryptoMemory also supports D values of 8 and 16 for F = 512. This allows selection of eight communications speeds ranging from 9,600 baud to 153,600 baud.

Smart card applications that support the 2-Wire protocol can also use CryptoMemory in the Synchronous mode.



# 7. Synchronous Protocol

Communication with the CryptoMemory using the synchronous protocol is very similar to communication with Atmel AT24Cxxx Serial EEPROM devices using a 2-Wire protocol (TWI). Basic command structure and timing are the same; however, a significant difference exists when reading the CryptoMemory device which is described below.

# 7.1 Start-up Sequence

When first powering up the device, five pulses are required on CLK-SCL for reading of internal registers. This can be accomplished by sending one full command byte to the device. The device will not respond but will then be ready to respond to the next correct command sequence.

- Power-up V<sub>CC</sub>,
- External pull-up resistor pulls I/O-SDA high with V<sub>CC</sub>,
- After stable V<sub>CC</sub>, five pulses are applied to CLK-SCL,
- CLK-SCL and I/O-SDA may be driven.

Figure 7-1. Start-up Sequence





## 7.2 Command Set

The command set of CryptoMemory is expanded compared to a Serial EEPROM as the functionality of CryptoMemory exceeds that of a simple memory device. Each instruction sent to the CryptoMemory must have four bytes:

- Command
- Address 1
- Address 2
- N

The last byte, N, defines the number of any additional data bytes to be sent or received from the CryptoMemory device.

Table 7-1. Atmel CryptoMemory Synchronous Command Set

| Command Descr   | iption                                            | Command | ADDR 1 | ADDR 2  | N           | Data (N)                                                  |
|-----------------|---------------------------------------------------|---------|--------|---------|-------------|-----------------------------------------------------------|
| Write User Zone | Normal<br>(AT88SC0104C-AT88SC1616C)               | \$B0    | ADDR   | ADDR    | N ≤ \$10    | N-bytes                                                   |
|                 | Normal<br>(AT88SC3216C, AT88SC6416C)              | \$B0    | ADDR   | ADDR    | N ≤ \$40    | N-bytes                                                   |
|                 | Normal (AT88SC12816C, AT88SC25616C)               | \$B0    | ADDR   | ADDR    | N ≤ \$80    | N-bytes                                                   |
|                 | With Anti-Tearing (All Devices)                   | \$B0    | ADDR   | ADDR    | N ≤ \$08    | N-bytes                                                   |
| Read User Zone  |                                                   | \$B2    | ADDR   | ADDR    | N           |                                                           |
|                 | Write Config Zone<br>(AT88SC0104C-AT88SC1616C)    | \$B4    | \$00   | ADDR    | N ≤ \$10    | N-bytes                                                   |
|                 | Write Config Zone<br>(AT88SC3216C, AT88SC6416C)   | \$B4    | \$00   | ADDR    | N ≤ \$40    | N-bytes                                                   |
| System Write    | Write Config Zone<br>(AT88SC12816C, AT88SC25616C) | \$B4    | \$00   | ADDR    | N ≤ \$80    | N-bytes                                                   |
| System Write    | Write Fuses                                       | \$B4    | \$01   | Fuse ID | \$00        |                                                           |
|                 | Send Checksum                                     | \$B4    | \$02   | \$00    | \$02        | 2-bytes                                                   |
|                 | Set User Zone                                     | \$B4    | \$03   | Zone    | \$00        |                                                           |
|                 | Write Config Zone with Anti-Tearing               | \$B4    | \$08   | ADDR    | $N \le $08$ | N-bytes                                                   |
|                 | Set User Zone with Anti-Tearing                   | \$B4    | \$0B   | Zone    | \$00        |                                                           |
|                 | Read Conifg Zone                                  | \$B6    | \$00   | ADDR    | N           |                                                           |
| System Read     | Read Fuse Byte                                    | \$B6    | \$01   | \$00    | \$01        |                                                           |
|                 | Read Checksum                                     | \$B6    | \$02   | \$00    | \$02        |                                                           |
|                 | Verify Authentication                             | \$B8    | \$0X   | \$00    | \$10        | 8-random bytes<br>+ 8 challenge bytes<br>X= key set (0-3) |
| Verify Crypto   | Verify Encryption                                 | \$B8    | \$1X   | \$00    | \$10        | 8-random bytes<br>+ 8-challenge bytes<br>X= key set (0-3) |
| Varifa D        | Write Password                                    | \$BA    | \$0X   | \$00    | \$03        | 3-byte password<br>X=password set (0-7)                   |
| Verify Password | Read Password                                     | \$BA    | \$1X   | \$00    | \$03        | 3-byte password<br>X=password set (0-7)                   |



### 7.3 Command Format

Most CryptoMemory commands have the same format as a 2-Wire Interface (TWI) Write command. The TWI Write command is characterized by a zero in the LSB of the first byte (device address). The numbers of word address bytes in a TWI Write command will vary depending on the size of the memory being addressed. All bytes whether part of the command or data are generated by the host and sent to the memory device that will acknowledge each byte.

Figure 7-2. TWI Write Command



All CryptoMemory commands will have a zero for the LSB of the first byte. All CryptoMemory commands will have 4-bytes used for defining the command and addressing the memory. All but the CryptoMemory read commands will send an additional 0- to 128-bytes of data following the four command bytes. These commands comply with the format of a TWI Write command.

The CryptoMemory Read commands (Read User Zone, System Read) do not comply with the format of a TWI Write or Read command. The CryptoMemory Read command looks like a TWI Write command (LSB of the first byte = 0) but after the fourth byte of the command the CryptoMemory device will begin to send data back on the bus. The number of bytes sent by CryptoMemory will be equal to the value of N.

Figure 7-3. CryptoMemory Read Command



The response of CryptoMemory will cause contention with the host on a standard TWI bus. Typically CryptoMemory cannot be used on a standard TWI bus but requires a modified TWI protocol to account for the unique read command format.



## 7.4 Acknowledge Polling

Each command is ended with a stop condition. Certain commands are required to be followed by an acknowledge polling sequence. Acknowledge polling consists of sending a start condition followed by the command byte and determining if the device responded with an ACK. If the device is not ready for the command it will not acknowledge and the sequence must be repeated (start condition, command byte, check for ACK). The ACK indicates the operation has completed but gives no indication of the success or failure of the command.

Read Commands: No ACK polling required

Write Commands: ACK polling required except encrypted write commands. Any command may be used

Set commands: No ACK polling required

Verify commands: ACK polling required with B2 or B6 commands only

The following table lists the specific requirements for ACK polling and the maximum expected delay before the device will ACK indicating readiness for the next command.

Table 7-2. Minimum Delay for ACK Polling for each Command

| Command Descr     | iption                              | Command | Addr 1 | Addr<br>2 | N    | ACK Polling CMD         | Delay |
|-------------------|-------------------------------------|---------|--------|-----------|------|-------------------------|-------|
|                   | Normal                              | \$B0    | addr   | addr      | N    | Required, any CMD       | 5ms   |
| Write User        | Normal with Anti-Tearing            | \$B0    | addr   | addr      | N    | Required, any CMD       | 20ms  |
| Zone              | Encrypted                           | \$B0    | addr   | addr      | N    | No, Send Checksum       | 0     |
|                   | Encrypted with Anti-Tearing         | \$B0    | addr   | addr      | N    | No, Send Checksum       | 0     |
| Read User<br>Zone |                                     | \$B2    | addr   | addr      | N    | Not Required            | 0     |
|                   | Write Config Zone                   | \$B4    | addr   | addr      | N    | Required, any CMD       | 5ms   |
| System Write      | Write Fuses                         | \$B4    | \$00   | fuse ID   | \$00 | Required, any CMD       | 5ms   |
|                   | Send Checksum                       | \$B4    | \$01   | \$00      | \$02 | Required, any CMD       | 5ms   |
|                   | Send Checksum with Anti-Tearing     | \$B4    | \$02   | \$00      | \$02 | Required, any CMD       | 20ms  |
|                   | Set User Zone                       | \$B4    | \$03   | zone      | \$00 | Not Required            | 0     |
|                   | Write Config Zone with Anti-Tearing | \$B4    | \$08   | addr      | N    | Required, any CMD       | 20ms  |
|                   | Set User Zone with Anti-Tearing     | \$B4    | \$0B   | zone      | \$00 | Not Required            | 0     |
| 0                 | Read Config Zone                    | \$B6    | \$00   | addr      | N    | Not Required            | 0     |
| System Read       | Read Fuse Byte                      | \$B6    | \$01   | \$00      | \$01 | Not Required            | 0     |
| West Oak          | Verify Authentication               | \$B8    | \$0X   | \$00      | \$10 | Required; B2 or B6 only | 10ms  |
| Verify Crypto     | Verify Encryption                   | \$B8    | \$1X   | \$00      | \$10 | Required; B2 or B6 only | 10ms  |
| Verify            | Write Password                      | \$BA    | \$0X   | \$00      | \$01 | Required; B2 or B6 only | 10ms  |
| Password          | Read Password                       | \$BA    | \$1X   | \$00      | \$03 | Required; B2 or B6 only | 10ms  |

Note: Delays are based on operation at 25° C.



## 7.5 Device Addressing

The first nibble of the command byte corresponds to the device address. All CryptoMemory devices will respond to the device address \$B. A specific device may be set to respond to another value (\$0 to \$F) in addition to \$B by setting this value in the second nibble of the Device Configuration Register (DCR) in the configuration memory. The DCR is set to \$FF at the Atmel factory and thus will respond to device address \$B and \$F unless the DCR is modified. For a device to respond only to \$B the DCR should be set to \$B also.

## 7.6 Command Descriptions

In the following section operations are described in two parts: the instruction is described first from a functional point of view (parameters and data exchanged), after which they are detailed for the synchronous 2-Wire protocol. In these diagrams, values are shown in binary format with bits to the left transmitted first, i.e. bytes are transmitted most significant bit first.

### 7.6.1 Write User Zone: \$B0

#### 7.6.1.1 Functional

Figure 7-4. Write User Zone Command Functional Description



The Write User Zone command \$B0 allows writing of data in the device's currently selected user zone (the procedure for selecting a user zone is described in Section 7.6.3, System WRITE: \$B4).

The data byte address to be written is defined by Address 1 and Address 2 in the command. The value N defines how many bytes to write. The maximum number of bytes that may be written is as follows;

- \$10 forAT88SC0104C through AT88SC1616C (EEPROM page size of 16-bytes)
- \$40 for AT88SC3216C and AT88SC6416C (EEPROM page size of 64-bytes)
- \$80 for AT88SC12816C and AT88SC25616C (EEPROM page size of 128-bytes)

In anti-tearing mode the maximum value for N is \$08 for all devices. A write in anti-tearing mode is activated with the set user zone with anti-tearing command; all subsequent writes to the user zone will be in anti-tearing mode. A write may be started in the middle of an EEPROM page but should not extend past the end of the page.

If the host is not allowed to write in the zone, the device will not acknowledge the N-byte. After this command the host must perform ACK polling unless operating in the encrypted mode, then this command must be followed by the send Checksum command.



Figure 7-5. Write User Zone



#### 7.6.2 Read User Zone: \$B2

#### 7.6.2.1 Functional

Figure 7-6. Read User Zone Command Functional Description



The Read User Zone command \$B2 allows reading of data from the device's currently selected user zone (the procedure for selecting a user zone is described below under Section 7.6.3, System WRITE: \$B4).

The data byte address to be read is defined by Address 1 and Address 2 in the command and is internally incremented following the transmission of each data byte. The value N defines how many bytes CryptoMemory will read, a value of zero will result in 256-bytes read. The host may cease clocking the device and end the transmission with a NACK and stop at any time prior to receiving all N-bytes. During a read operation the address will roll-over from the last byte of the current zone to the first byte of the same zone.

If the host is not allowed to read the zone, the device will not acknowledge the N-byte.

Figure 7-7. Read User Zone





## 7.6.3 System WRITE: \$B4

#### 7.6.3.1 Functional

Figure 7-8. System Write Command Functional Description



The System Write command allows writing of system data to the device. Depending on the value of the Address 1 parameter, the host may write data in the Configuration Memory, program the fuses, or set the user zone.

Table 7-3. System Write Command Detail

| Command Description                          | Command | Addr 1 | Addr 2  | N        | Data (N) |
|----------------------------------------------|---------|--------|---------|----------|----------|
| Write Config Zone AT88SC0104C-AT88SC1616C)   | \$B4    | \$00   | ADDR    | N ≤ \$10 | N-bytes  |
| Write Config Zone AT88SC3216C-AT88SC6416C)   | \$B4    | \$00   | ADDR    | N ≤ \$40 | N-bytes  |
| Write Config Zone AT88SC12816C-AT88SC25616C) | \$B4    | \$00   | ADDR    | N ≤ \$80 | N-bytes  |
| Write Fuses                                  | \$B4    | \$01   | Fuse ID | \$00     |          |
| Send Checksum                                | \$B4    | \$02   | \$00    | \$02     | 2-bytes  |
| Set User Zone                                | \$B4    | \$03   | Zone    | \$00     |          |

## 7.6.3.2 Write Config Zone

The maximum number of bytes that may be written is as follows:

- \$10 for AT88SC0104C through AT88SC1616C (EEPROM page size of 16-bytes).
- \$40 for AT88SC3216C and AT88SC6416C (EEPROM page size of 64-bytes).
- \$80 for AT88SC12816C and AT88SC25616C (EEPROM page size of 128-bytes).

In anti-tearing mode the maximum value for N is \$08 for all devices. A write may be started in the middle of an EEPROM page but should not extend past the end of the page. If the address provided is an unauthorized address, the device will not write the requested data. Since access rights vary throughout the configuration memory, the host may provide an authorized starting address, but a number of bytes that causes the device to reach unauthorized data. In this case, the device will prevent the internal write cycle and no bytes will be written in the EEPROM. After this command the host must perform ACK polling.



#### 7.6.3.3 Write Fuses

The fuses may only be programmed which is written from one to zero. The write fuses operation is allowed only after successfully presenting the secure code (Write 7 Password). The fuses must be blown sequentially: FAB must be blown first, CMA may be blown only if FAB is zero, and PER only if CMA is zero. After this command the host must perform ACK polling.

Table 7-4. Fuse Writing

| Fuse | Fuse ID |
|------|---------|
| FAB  | \$06    |
| CMA  | \$04    |
| PER  | \$00    |

#### 7.6.3.4 Send Checksum

To write data to user zones that require authentication for write access (AM [1:0] = 00 or 10 in the access register), the host should first carry out the write command \$B0. At this point the memory is unchanged and the device is waiting for the host to provide a valid checksum before initiating the write cycle. The host sends the checksum it has computed using the system write command with Address 1 = \$02. Only if the checksum is valid will the device initiate the write cycle; furthermore, if the device receives an incorrect checksum, it will clear the authentication privilege. After this command the host must perform ACK polling.

#### 7.6.3.5 Set User Zone

Before reading and writing data in the user zones, the host must select a zone with this command. At this time the host chooses whether anti-tearing should be active for this zone.

Table 7-5. Anti-Tearing

| Command Description                 | Command | Addr 1 | Addr 2 | N        | Data (N) |
|-------------------------------------|---------|--------|--------|----------|----------|
| Write Config Zone with anti-tearing | \$B4    | \$08   | ADDR   | N ≤ \$08 | N-bytes  |
| Set User Zone with anti-tearing     | \$B4    | \$0B   | Zone   | \$00     |          |

Data written to the Configuration Memory may be done with anti-tearing enabled by setting Address 1 to \$08 of the write Configuration Zone command.

To enable anti-tearing for writes to a user zone a set user zone command is executed with Address 1 set to \$0B. All subsequent write user zone commands will be executed with anti-tearing enabled until the next set user zone command. Anti-tearing should be turned off if not required, as it would otherwise cause more write cycles than necessary.

Figure 7-9. System Write





### 7.6.4 System Read: \$B6

#### 7.6.4.1 Functional

Figure 7-10. System Read Command Functional Description



The system read command allows reading of system data from the device. Depending on the value of Address 1, the host may read the data in the configuration memory, the fuses or a checksum.

Table 7-6. System Read Command Detail

| Command Description | Command | ADDR 1 | ADDR 2 | N    |
|---------------------|---------|--------|--------|------|
| Read Config Zone    | \$B6    | \$00   | addr   | N    |
| Read Fuse Byte      | \$B6    | \$01   | \$00   | \$01 |
| Read Checksum       | \$B6    | \$02   | \$00   | \$02 |

## 7.6.4.2 Read Config Zone

The data byte address to be read is defined by Address 2 in the command and is internally incremented following the transmission of each data byte. The value N defines how many bytes CryptoMemory will read, a value of zero will result in 256-bytes read. If the address provided is an unauthorized address, the device will not ACK the N-byte and will not return any data. Since access rights vary throughout the configuration memory, the host may provide an authorized starting address and a number of bytes N that causes the device to reach unauthorized address. In this case the device will transmit the fuse byte (see below) in place of unauthorized bytes.

### 7.6.4.3 Read Fuse Byte

Fuse data is returned in the form of a single byte. Bits zero to three represent the fuse state. A value of '0' indicates the fuse has been blown. Bits four to seven are not used as security fuses and are reserved by Atmel.

Table 7-7. Fuse Byte Definition

| F <sub>7</sub> | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| resv           | resv           | resv           | resv           | SEC            | PER            | CMA            | FAB            |



## 7.6.4.4 Read Checksum

The checksum consists of 2-bytes, and the Read Checksum command must be sent with parameter N = 2.

Figure 7-11. System Read



### 7.6.5 Verify Crypto: \$B8

### 7.6.5.1 Functional

Figure 7-12. Verify Crypto Command Functional Description



When the device receives the Verify Crypto command, it computes a challenge based on the received random number, Q, the internally stored associated cryptogram,  $C_i$ , and secret seed,  $G_i$  (or session encryption key,  $S_i$ ). The device also decrements the associated attempts counter. It then compares the computed challenge with the challenge sent by the host. If the challenges match, the device computes and writes a new  $C_i$  and  $S_i$ . The device utilizes the success or failure information of the authentication process and updates the attempts counter accordingly.

#### Key index:

 $b0000\_00nn$  : Secret Seed  $G_0\mbox{-}G_3$ 

b0001\_00nn: Session Encryption Key S<sub>0</sub>-S<sub>3</sub>

Data:

Q : Host random number, 8 bytes

CH: Host challenge, 8 bytes



Figure 7-13. Verify Crypto



Once the sequence has been carried out, the device requires the host to perform an ACK polling with either the read user zone \$B2 command or system read \$B6 command. To verify whether the authentication succeeded, the host could either read the associated attempts counter to confirm the value is \$FF, or read the post authentication cryptogram from the device and compare with the cryptogram generated when the host computed the challenge bytes.



### Verify Password: \$BA

### 7.6.5.2 Functional

Figure 7-14. Verify Password Command Functional Description



Read password indices: \$10 to \$17 for passwords 0 to 7. Write password indices: \$00 to \$07 for passwords 0 to 7. Secure code index: \$07 (equivalent to Write 7 Password).

Four password index bits "r" and "ppp" indicate the password to compare:

r = 0 : Write password

r = 1 : Read password

 $p_2p_1p_0$ : Password set number

Figure 7-15. Verify Password



Once the sequence has been carried out, the device requires the host to perform an ACK polling sequence with the system read command \$B6. In order to know whether the inserted password was correct, the host can read the corresponding password attempts counter and verify the value is \$FF.



# 8. Initialization Example

The first step in initializing CryptoMemory is to determine what data is to be stored in the device and what the security settings need to be to protect this data. Once defined the proper settings for CryptoMemory registers can be determined and values for passwords and keys may be selected. To initialize the CryptoMemory device the following sequence is recommended to take place in a secure location to protect sensitive data, passwords and keys that may be loaded into the device.

#### 8.1 Write Data to User Zones

In the Atmel default configuration, all user zones have free access rights. Writing initial data into the user zones should be done before setting security configurations. Use the Set User Zone command and Write User Zone command to write initial data into the user zones. The Read User Zone command may be used to verify the data written.

# 8.2 Unlock the Configuration Memory

Before any data can be written to the Configuration Memory, it must be unlocked by presenting the correct security code (Write 7 Password). Use the Verify Password command with the proper secure code supplied by Atmel to unlock the Configuration Memory. Use the Read Config Zone command to read back the security code at address \$E9 for verification that the Configuration Memory has been unlocked.

# 8.3 Write Data to the Configuration Memory

Writing this data is accomplished by performing the Write Config Zone command at the appropriate address location. The Read Config Zone command may be used to verify the data written. As soon as values are written to the registers, keys, and passwords, they become effective in determining the security of the user zones.

# 8.4 Set Security Fuses

Once all data is written and verified into user zones and the Configuration Memory the security fuses should be set before the device is released from the secure location used for device initialization. There are three fuses, FAB, CMA and PER that must be set. These three fuses must be set in the order listed (FAB, then CMA, then PER). The Write Fuse command is used to set each of the three fuses individually. The Read Fuse command may be used to check the status of all three fuses. Once all fuses have been set the Read Fuse command should return a value of zero for the second nibble of the fuse byte.

The AT88SC0104C is used for this example. A small pattern is written into each of the four user zones. Security for each of the four user zones and the associated register values are shown in the table below. Simple values for codes, keys, and passwords are used.

Table 8-1. Example Zones Configuration

| User Zone | Data   | Security Requirements                                                                         | Access Register | Password/Key Register |
|-----------|--------|-----------------------------------------------------------------------------------------------|-----------------|-----------------------|
| 0         | Zone 0 | None                                                                                          | \$FF            | \$FF                  |
| 1         | Zone 1 | Read/Write Password (Set 1)                                                                   | \$7F            | \$F9                  |
| 2         | Zone 2 | Read/Write Authentication (Set 2)                                                             | \$DF            | \$BF                  |
| 3         | Zone 3 | Read/Write Password (Set 1),<br>Read/Write Authentication (Set 2)<br>with Encryption Required | \$57            | \$B9                  |



The following shows the 2-Wire commands sent to the CryptoMemory device for the purpose of initializing the device. The flow is consistent with the steps described above, comments have been added as indicated with an asterisk (\*).

#### \*Atmel AT88SC0104C Initialization Example

```
*WRITE DATA TO USER ZONES
*Set User Zone 0
B4 03 00 00
*Write data = Zone 0 Data
BO 00 00 0B 5A 6F 6E 65 20 30 20 44 61 74 61
*Set User Zone 1
B4 03 01 00
*Write data = Zone 1 Data
BO 00 00 0B 5A 6F 6E 65 20 31 20 44 61 74 61
*Set User Zone 2
B4 03 02 00
*Write data = Zone 2 Data
BO 00 00 0B 5A 6F 6E 65 20 32 20 44 61 74 61
*Set User Zone 3
B4 03 03 00
*Write data = Zone 3 Data
BO 00 00 0B 5A 6F 6E 65 20 33 20 44 61 74 61
*UNLOCK CONFIGURATION MEMORY
BA 07 00 03 DD 42 97
*WRITE CODES IN CONFIGURATION MEMORY
*Write Card Mfg Code = P001
B4 00 0B 04 50 30 30 31
*Write Identification Number = 0000000012345
B4 00 19 07 00 00 00 00 01 23 45
*Write Issuer Code = STATION 035
B4 00 40 10 53 54 41 54 49 4F 4E 20 30 33 35 00 00 00 00 00
*WRITE REGISTERS IN CONFIGURATION MEMORY
*Write Registers AR1/PR1 = 7F F9, AR2/PR2 = DF BF, AR3/PR3 = 57 B9
B4 00 22 06 7F F9 DF BF 57 B9
*WRITE KEYS IN CONFIGURATION MEMORY
*Write Ci for set 2 = 2222222222222
B4 00 71 07 22 22 22 22 22 22 22
*Write Gc for set 2 = 5B4F9AE4B5098BE7
B4 00 A0 08 5B 4F 9A E4 B5 09 8B E7
*WRITE PASSWORDS IN CONFIGURATION MEMORY
*Write Passwords, read 7 = 10 00 01, write 7 = 11 00 11
B4 00 B9 07 11 00 11 FF 10 00 01
*READ ENTIRE CONFIGURATION MEMORY TO VERIFY
B6 00 00 F0
```



```
*Device Response:
3B B2 11 00 10 80 00 01 10 10 FF 50 30 30 31 FF
8C AD A8 10 0A AB FF FF FB 00 00 00 00 01 23 45
FF FF 7F F9 DF BF 57 B9 FF FF FF FF FF FF FF
53 54 41 54 49 4F 4E 20 30 33 35 00 00 00 00 00
5B 4F 9A E4 B5 09 8B E7 D8 FF FF FF FF FF FF
FF FF FF FF FF FF FF FF 11 00 11 FF 10 00 01
*SET SECURITY FUSES
*Set FAB Fuse
B4 01 06 00
*Set CMA Fuse
B4 01 04 00
*Set PER Fuse
B4 01 00 00
*Read Fuse Byte = X0
B6 01 00 01
*Device Response:
0.0
```

# 9. Asynchronous T=0 Protocol

#### 9.1 Character Format

CryptoMemory complies with the asynchronous T=0 protocol defined in ISO 7816-3. The character format is shown in the following figure.

Figure 9-1. Character Format



Note: The byte is transmitted with the least significant bit first

Even parity is used: the parity bit is such that the overall sum of bits in the data byte and the parity bit is an even number. If a transmission error is detected, the receiving device indicates this by applying a low level on the I/O channel during the guard time. This tells the transmitting device to retransmit the byte.

### 9.2 Command format

The command sequence is as follows:

- 1. In compliance with ISO 7816-3, the host must send the header consisting of five characters: CLA, INS, P1, P2, P3
  - CLA refers to a class of instructions. This byte isn't tested by the device.
  - INS is the instruction byte.
  - P1 and P2 are reference bytes, such as a data byte address or password index.
  - P3 is the number of data bytes transferred during the command. For outgoing transfers (e.g. read commands),
     P3 = 0 means that 256-data bytes will be emitted by the card. For incoming commands,
     P3 = 0 means that no data bytes will be transferred.
- 2. The device replies with a "procedure byte" normally equal to the INS code received. If a problem occurred, then the device will respond with a status word pair SW1-SW2, indicating the end of the command.
- 3. Data transfer (P3-bytes).
- 4. A final SW1-SW2 sequence gives the status of the device after completion of the command. A normal completion is indicated by SW1-SW2 = \$90-\$00.

Note: For all bytes transmitted by the device or by the host, including header, procedure, status and data bytes, if a parity error is detected, the receiver requests that byte to be sent again (see character format).



### 9.3 PPS Support

All CryptoMemory devices with user memory size 32Kb and larger support the Protocol and Parameter Selection (PPS) protocol, Section 7 of ISO 7816-3. This section only applies to these larger devices; CryptoMemory devices with memory sizes 16-Kbit or smaller do not support PPS.

At the end of an ATR sequence, subsequent to either a cold or a warm reset initiated by the reader, the device will be expecting either a 'Class' byte as part of a command header, or the initial character, PPSS, of a PPS request. If the device receives a byte = \$FF, it will process subsequent incoming bytes as a PPS request. In all other cases, it will proceed with command processing. There are four bytes that comprise a PPS request or response:

- Initial Character PPSS. Always equal to \$FF.
- Format Character PPS0. CryptoMemory supports two response values for PPS0, \$00 and \$01. See ISO 7816 for further definition of PPS0.
- Parameter Character PPS1. Encodes Fn and Dn in the same manner as TA(1) in the ATR.
- Checksum PCK.

The following table shows the PPS1 values supported by CryptoMemory devices with memory sizes 32Kb and above.

Table 9-1. PPS1 Values Atmel CryptoMemory Supports

|       |    | f Max     | 4MHz   | 5MHz   | 5MHz   |
|-------|----|-----------|--------|--------|--------|
|       |    | FI        | 0000b  | 0001b  | 1001b  |
| DI    | DI | FI        | 372    | 372    | 372    |
|       |    | PPS1      | 01     | 11     |        |
| 0001b | 1  | F/D       | 372    | 372    |        |
|       |    | baud rate | 9600   | 9600   |        |
|       |    | PPS1      | 02     | 12     |        |
| 0010b | 2  | F/D       | 186    | 186    |        |
|       |    | baud rate | 19200  | 19200  |        |
|       |    | PPS1      | 03     | 13     |        |
| 0011b | 4  | F/D       | 93     | 93     |        |
|       |    | baud rate | 38400  | 38400  |        |
|       |    | PPS1      | 04     | 14     | 94     |
| 0100b | 8  | F/D       | 46.5   | 46.5   | 64     |
|       |    | baud rate | 76800  | 76800  | 55800  |
|       |    | PPS1      | 05     | 15     | 95     |
| 0101b | 16 | F/D       | 23.25  | 23.25  | 32     |
|       |    | baud rate | 153600 | 153600 | 111600 |
|       |    | PPS1      | 08     | 18     |        |
| 1000b | 12 | F/D       | 31     | 31     |        |
|       |    | baud rate | 115200 | 115200 |        |



After the ATR, the reader will have the choice of proceeding with commands using default values of F=372 and D=1 (9600-baud at 3.5712MHz), or negotiating values Fn and Dn through a PPS exchange. The following are four examples of PPS requests and responses:

#### **Example:**

We assume CryptoMemory ATR contains the byte TA(1) = 15h, indicating that it is capable of using F=372 and D=16, leading to a baud rate of 153,600-baud at 3.5712MHz. Assuming that this is the maximum speed supported by the device, the reader immediately attempts to set the F and D parameters leading to these values.

- PPS\_request= \$FF \$10 \$15 \$FA
- PPS\_response = \$FF \$10 \$15 \$FA

The newly negotiated values are effective immediately following this exchange, so that the ETU, or duration of one bit on I/O, will now be 23 clock cycles instead of 372.

#### Example:

The reader insists on negotiating Fn and Dn equal to the default values, even though these would be used by default without the use of a PPS exchange. The two ways of doing this are by sending PPS1\_request = \$11 or not sending PPS1\_request at all.

- PPS request = \$FF \$10 \$11 \$FE
- PPS\_response = \$FF \$10 \$11 \$FE
   or
- PPS request = \$FF \$00 \$FF
- PPS\_response = \$FF \$00 \$FF

#### **Example:**

The reader attempts to negotiate values that are not supported by the CryptoMemory device. In its response, the CryptoMemory proposes to continue with F and D, by not sending PPS1\_response. Even though new Fn and Dn values aren't negotiated, this scenario is still considered a "successful" exchange according to ISO 7816.

- PPS request = \$FF \$10 \$45 \$AA
- PPS response = \$FF \$00 \$FF

#### Example:

If the reader attempts to change the protocol to any protocol other than T = 0, such as T = 1, the CryptoMemory will indicate that it only supports T = 0.

- PPS request = \$FF \$01 \$FE
- PPS\_response = \$FF \$00 \$FF

CryptoMemory will only operate at baud rates above the default 9600 baud through a successful PPS exchange. CryptoMemory cannot be set to higher baud rates through use of a TA(2)-byte in the ATR.



# 9.4 Command Set

Table 9-2. Atmel CryptoMemory Asynchronous Command Set

|    | Command Description |                                                  | CLA  | INS  | P1   | P2      | P3       | Data (N)                                                 |
|----|---------------------|--------------------------------------------------|------|------|------|---------|----------|----------------------------------------------------------|
|    |                     | Normal (0104C-1616C)                             | \$00 | \$B0 | ADDR | ADDR    | N ≤ \$10 | N-bytes                                                  |
|    |                     | Normal (3216C, 6416C)                            | \$00 | \$B0 | ADDR | ADDR    | N ≤ \$40 | N-bytes                                                  |
| В0 | Write User<br>Zone  | Normal (12816C, 25616C)                          | \$00 | \$B0 | ADDR | ADDR    | N ≤ \$80 | N-bytes                                                  |
|    |                     | with anti-tearing (all devices)                  | \$00 | \$B0 | ADDR | ADDR    | N ≤ \$08 | N-bytes                                                  |
| B2 | Read User<br>Zone   |                                                  | \$00 | \$B2 | ADDR | ADDR    | N        |                                                          |
|    |                     | Write Config Zone<br>(Devices 0104C-1616C)       | \$00 | \$B4 | \$00 | ADDR    | N ≤ \$10 | N-bytes                                                  |
|    |                     | Write Config Zone<br>(Devices 3216C, 6416C)      | \$00 | \$B4 | \$00 | ADDR    | N ≤ \$40 | N-bytes                                                  |
| B4 | System<br>Write     | Write Config Zone<br>(Devices 12816C,<br>25616C) | \$00 | \$B4 | \$00 | ADDR    | N ≤ \$80 | N-bytes                                                  |
|    | WILLE               | Write Fuses                                      | \$00 | \$B4 | \$01 | Fuse ID | \$00     |                                                          |
|    |                     | Send Checksum                                    | \$00 | \$B4 | \$02 | \$00    | \$02     | 2-bytes                                                  |
|    |                     | Set User Zone                                    | \$00 | \$B4 | \$03 | Zone    | \$00     |                                                          |
|    |                     | Write Config Zone w/a-t                          | \$00 | \$B4 | \$08 | ADDR    | N ≤ \$08 | N-bytes                                                  |
|    |                     | Set User Zone w/a-t                              | \$00 | \$B4 | \$0B | Zone    | \$00     |                                                          |
|    |                     | Read Config Zone                                 | \$00 | \$B6 | \$00 | ADDR    | N        |                                                          |
| В6 | System<br>Read      | Read Fuse Byte                                   | \$00 | \$B6 | \$01 | \$00    | \$01     |                                                          |
|    |                     | Read Checksum                                    | \$00 | \$B6 | \$02 | \$00    | \$02     |                                                          |
|    |                     | Verify Authentication                            | \$00 | \$B8 | \$0X | \$00    | \$10     | 8-random bytes<br>+ 8-challenge bytes                    |
| В8 | Verify              |                                                  |      |      |      |         |          | X=key set (0-3)                                          |
|    | Crypto              | Verify Encryption                                | \$00 | \$B8 | \$1X | \$00    | \$10     | 8-random bytes<br>+ 8-challenge bytes<br>X=key set (0-3) |
| ВА | Verify              | Write Password                                   | \$00 | \$BA | \$0X | \$00    | \$03     | 3-byte password<br>X=password set (0-7)                  |
| BA | Password            | Read Password                                    | \$00 | \$BA | \$1X | \$00    | \$03     | 3-byte password<br>X=password set (0-7)                  |



#### 9.4.1 Status Words

Table 9-3. Atmel CryptoMemory Asynchronous Mode Status Words

| SW1 SW2   | Meaning                                         |
|-----------|-------------------------------------------------|
| \$62 \$00 | The memory is unchanged (waiting for checksum). |
| \$67 \$00 | The length is incorrect.                        |
| \$69 \$00 | The command is unauthorized.                    |
| \$6B \$00 | The address is incorrect.                       |
| \$6D \$00 | The instruction code is invalid.                |
| \$90 \$00 | The command was successfully executed.          |

These status words indicate the state of the device at the end of the command. In normal conditions, the device sends the INS byte as the procedure byte, and \$90 \$00 as the final status word. In certain conditions described below, the device may interrupt the command by returning a status word in place of INS as the procedure byte.

\$62 \$00 is returned as a status word after a write command when the device is waiting for the host to send a secure checksum before initiating the write cycle. This will happen only in authentication mode and encryption mode.

\$67 \$00 is returned as a procedure byte when the number of data bytes to be transferred is incorrect.

\$69 \$00 is returned after read/write commands as procedure bytes if the host is not allowed to read/write at the address provided. It is also returned after password and authentication commands if the maximum number of attempts has been reached. The device will return \$69 \$00 as a final status word in place of \$90 \$00, if the password presentation, authentication or encryption activation failed due to invalid data, or if any incoming command failed due to a bad checksum (MAC).

\$6B \$00 is returned as procedure bytes if the address is incorrect.

\$6D \$00 is returned as procedure bytes if the INS code received is not supported.



# 9.4.2 Example: Write EEPROM Command

The following illustrates the data exchanges that occur during a WRITE Operation of 4-bytes: \$04, \$09, \$19, \$97 to addresses \$02, \$03, \$04, \$05 in the current user zone.

| Start    | Host | Device      | Val  | Note                                       |
|----------|------|-------------|------|--------------------------------------------|
| 1        | CLA  |             | **   | Class (ignored by Atmel CryptoMemory)      |
|          | INS  |             | \$B0 | Write Instruction                          |
|          | P1   |             | **   | Address byte A1 (ignored by 0104C - 1616C) |
|          | P2   |             | \$02 | Address byte A2 = \$02                     |
|          | P3   |             | \$04 | 4-data bytes                               |
|          |      | INS         | \$B0 | Device responds with INS code              |
|          | Data |             | \$04 | Byte to be written at start address \$02   |
|          | Data |             | \$09 | Byte to be written at address \$03         |
|          | Data |             | \$19 | Byte to be written at address \$04         |
|          | Data |             | \$97 | Byte to be written at address \$05         |
|          |      | Write Cycle |      | ~5ms                                       |
| <b>\</b> |      | SW1         | 90   | Write Operation Successful                 |
| Finish   |      | SW2         | \$00 |                                            |



#### 9.4.3 Write User Zone: \$B0

#### 9.4.3.1 Functional

Figure 9-2. Write User Zone Command Functional Description



The write user zone command \$B0 allows writing of data into the device's currently selected user zone (the procedure for selecting a user zone is described in Section 9.4.5, System Write: \$B4)

The maximum number of bytes that may be written is as follows;

- \$10 for AT88SC0104C through AT88SC1616C (EEPROM page size of 16-bytes)
- \$40 for AT88SC3216C and AT88SC6416C (EEPROM page size of 64-bytes)
- \$80 for AT88SC12816C and AT88SC25616C (EEPROM page size of-128 bytes)

Each data byte within a page must only be loaded once. In anti-tearing mode the maximum value for N is \$08 for all devices. A write in anti-tearing mode is activated with the set user zone with anti-tearing command (00 B4 0B zz 00); all subsequent writes to the user zone will be in anti-tearing mode.

If the host is not allowed to write in the zone, the device will return the "Command Unauthorized" code (\$69 \$00) after it has received the P3 byte.

Table 9-4. Write User Zone

|     | Write User Zone Command                                |           |                                |                                  |                               |  | t                             |
|-----|--------------------------------------------------------|-----------|--------------------------------|----------------------------------|-------------------------------|--|-------------------------------|
| CLA | CLA INS : Command P1 : Address 1 P2 : Address 2 P3 : N |           |                                |                                  |                               |  | Data(N)                       |
| **  | \$B0                                                   | 0000 0000 | 0a <sub>6</sub> a <sub>0</sub> | 000n <sub>4</sub> n <sub>0</sub> | d <sub>7</sub> d <sub>0</sub> |  | d <sub>7</sub> d <sub>0</sub> |



#### 9.4.4 Read User Zone: \$B2

#### 9.4.4.1 Functional

Figure 9-3. Read User Zone Command Functional Description



The Read User Zone command \$B2 allows reading of data from the device's currently selected user zone (the procedure for selecting a user zone is described below under Section 9.4.5, System Write: \$B4). The byte address is internally incremented following the transmission of each data byte. During a read operation the address will roll-over from the last byte of the current zone, to the first byte of the same zone.

If the host is not allowed to read the zone, the device will return the Command Unauthorized code (\$69 \$00) after it has received the header.

Table 9-5. Read User Zone

|     | User Read     |                |                                |                               |                               |  | rned                          |
|-----|---------------|----------------|--------------------------------|-------------------------------|-------------------------------|--|-------------------------------|
| CLA | INS : Command | P1 : Address 1 | P2 : Address 2                 | P3 : N                        | Data(1)                       |  | Data(N)                       |
| **  | \$B2          | 0000 0000      | 0a <sub>6</sub> a <sub>0</sub> | N <sub>7</sub> n <sub>0</sub> | d <sub>7</sub> d <sub>0</sub> |  | d <sub>7</sub> d <sub>0</sub> |



### 9.4.5 System Write: \$B4

#### 9.4.5.1 Functional

Figure 9-4. System Write Command Functional Description



The system write command allows writing of system data to the device. Depending on the value of the P1 parameter, the host may write data in the Configuration Memory, program the fuses, send a checksum, or set the user zone.

Table 9-6. System Write Command Detail

| Command                | CLA         | INS         | P1         | P2      | P3       | Data(N)  |
|------------------------|-------------|-------------|------------|---------|----------|----------|
| Write Config Zone      | <b>#</b> 00 | <b>CD</b> 4 | <b>#00</b> | ADDD    | N - 040  | Nilantaa |
| (Devices 0104C-1616C)  | \$00        | \$B4        | \$00       | ADDR    | N ≤ \$10 | N-bytes  |
| Write Config Zone      | <b>#00</b>  | <b>CD</b> 4 | <b>#00</b> | ADDD    | N - 040  | NI butos |
| (Devices 3216C-6416C)  | \$00        | \$B4        | \$00       | ADDR    | N ≤ \$40 | N-bytes  |
| Write Config Zone      | \$00        | <b>CD</b> 4 | <b>#00</b> | ADDD    | N < 000  | NI butos |
| (Devices12816C-25616C) | \$00        | \$B4        | \$00       | ADDR    | N ≤ \$80 | N-bytes  |
| Write Fuses            | \$00        | \$B4        | \$01       | Fuse ID | \$00     |          |
| Send Checksum          | \$00        | \$B4        | \$02       | \$00    | \$02     | 2-bytes  |
| Set User Zone          | \$00        | \$B4        | \$03       | Zone    | \$00     |          |

The anti-tearing function is controlled by P1: the host may choose to write in the configuration memory with anti-tearing enabled by setting P1 = \$08 instead of \$00. Similarly, the host may choose to activate anti-tearing for a user zone by carrying out the set user zone command with P1 = \$0B instead of \$03. All subsequent write user zone commands are then carried out with anti-tearing enabled until the next Set User Zone command. Anti-tearing should be turned off if not required, as it would otherwise cause more write cycles than necessary.

Table 9-7. Anti-tearing

| Command Description      | CLA  | INS  | P1   | P2   | P3       | Data(N) |
|--------------------------|------|------|------|------|----------|---------|
| Write Config Zone w/ a-t | \$00 | \$B4 | \$08 | ADDR | N ≤ \$08 | N-bytes |
| Set User Zone w/ a-t     | \$00 | \$B4 | \$0B | Zone | \$00     |         |



### 9.4.5.2 Write Config Zone

The maximum number of bytes that may be written is as follows:

- \$10 for AT88SC0104C through AT88SC1616C (EEPROM page size of 16-bytes).
- \$40 for AT88SC3216C and AT88SC6416C (EEPROM page size of 64-bytes).
- \$80 for AT88SC12816C and AT88SC25616C (EEPROM page size of 128-bytes).

Each data byte within a page must only be loaded once. In anti-tearing mode the maximum value for N is \$08 for all devices.

If the address provided at P2 is an unauthorized address, the device will return the Command Unauthorized code (\$69 \$00) after it has received the header. Since access rights vary throughout the Configuration Memory, the host may provide an authorized starting address, but a number of bytes that causes the device to reach unauthorized address. In this case, the device will prevent the internal write cycle and no bytes will be written in the EEPROM. At the end of the command the Command Unauthorized code (\$69 \$00) will be returned instead of \$90 \$00 to indicate that no write cycle occurred.

#### 9.4.5.3 Write Fuses

The fuses may only be programmed, that is written from one to zero. The write fuses operation is only allowed after successfully presenting the secure code (Write 7 Password). The fuses must be blown sequentially: FAB must be blown first, CMA may be blown only if FAB is zero, and PER only if CMA is zero.

Table 9-8. Fuse Writing

| Fuse | Fuse ID |
|------|---------|
| FAB  | \$06    |
| CMA  | \$04    |
| PER  | \$00    |

#### 9.4.6 Send Checksum

To write data to user zones that require authentication for write access (AM [1:0] = 01 or 00 in the access register), the host should first carry out the write user zone command \$B0, after which the device will return a special status word: \$62 \$00. This indicates the memory is unchanged and the device is waiting for the host to provide a valid checksum before initiating the write cycle. The host sends the checksum it has computed using the System Write command opcode \$B4 with P1 = \$02. Only if the checksum is valid will the device initiate the write cycle; furthermore, if the device receives an incorrect checksum, it will clear the authentication privilege.

#### 9.4.6.1 Set User Zone

Before reading and writing data in the user zones, the host should select a zone with this command. At this time the host may choose whether anti-tearing should be active for this zone.

Table 9-9. System Write

|     | User Read     |                               |                               |                               |                               |  | rned                          |
|-----|---------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--|-------------------------------|
| CLA | INS : Command | P1                            | P2                            | P3                            | Data(1)                       |  | Data(N)                       |
| **  | \$B4          | p <sub>7</sub> p <sub>0</sub> | p <sub>7</sub> p <sub>0</sub> | n <sub>7</sub> n <sub>0</sub> | d <sub>7</sub> d <sub>0</sub> |  | d <sub>7</sub> d <sub>0</sub> |



### 9.4.7 System READ: \$B6

#### 9.4.7.1 Functional

Figure 9-5. System READ Command Functional Description



The System Read command allows reading of the system data from the device. Depending on the value of the P1 parameter, the host may read the data in the Configuration Memory, the fuses, or a checksum.

Table 9-10. System Read Command Detail

| Command          | CLA  | INS  | P1   | P2   | P3   |
|------------------|------|------|------|------|------|
| Read Config Zone | \$00 | \$B6 | \$00 | ADDR | N    |
| Read Fuse Byte   | \$00 | \$B6 | \$01 | \$00 | \$01 |
| Read Checksum    | \$00 | \$B6 | \$02 | \$00 | \$02 |

# 9.4.7.2 Read Config Zone

To read 256-bytes, the host should set N = \$00. This is true for any outgoing command, and is defined by ISO 7816-3. If the address provided at P2 is an unauthorized address, the device will return the Command Unauthorized code (\$69 \$00) after it has received the header. Since access rights vary throughout the Configuration Memory, the host may provide an authorized starting address, but a number of bytes N that causes the device to reach unauthorized address. In this case, the device will transmit the authorized bytes, but unauthorized bytes will be replaced by the fuse byte (see below). At the end of this command, the Command Unauthorized code (\$69 \$00) will be returned instead of \$90 \$00 to indicate that some of the bytes returned were not valid.

#### 9.4.7.3 Read Fuse Byte

Fuse data is returned in the form of a single byte. Bits zero to three represent the fuse states; a value of zero indicates the fuse has been blown. Bits four to seven are not used as security fuses and are reserved by Atmel.

Table 9-11. Fuse Byte Definition

| F <sub>7</sub> | F <sub>6</sub> | F₅   | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F₀  |
|----------------|----------------|------|----------------|----------------|----------------|----------------|-----|
| resv           | resv           | resv | resv           | SEC            | PER            | CMA            | FAB |



## 9.4.7.4 Read Checksum

The checksum consists of 2-bytes, and the Read Checksum command must be sent with parameter P3 = 2.

Table 9-12. System Read

|     | System Read   |                               |                               |                               |                               | a Retı | urned                         |
|-----|---------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--------|-------------------------------|
| CLA | INS : Command | P1                            | P2                            | P3                            | Data(1)                       |        | Data(N)                       |
| **  | \$B6          | p <sub>7</sub> p <sub>0</sub> | p <sub>7</sub> p <sub>0</sub> | n <sub>7</sub> n <sub>0</sub> | d <sub>7</sub> d <sub>0</sub> |        | d <sub>7</sub> d <sub>0</sub> |

### 9.4.8 Verify Crypto: \$B8

### 9.4.8.1 Functional

Figure 9-6. Verify Crypto Command Functional Description



When the device receives the Verify Crypto command, it computes a challenge based on the received random number, Q, the internally stored associated cryptogram,  $C_i$ , and secret seed,  $G_i$  (or session encryption key,  $S_i$ ). The device also increments the associated attempts counter. It then compares the computed challenge with the challenge sent by the host. If the challenges match, the device computes and writes a new  $C_i$  and  $S_i$ . The device utilizes the success or failure information of the authentication process and updates the authentication attempts counter accordingly.

#### Key index:

b0000 00nn: Secret Seed G<sub>0</sub>-G<sub>3</sub>

b0001\_00nn: Session Encryption Key S<sub>0</sub>-S<sub>3</sub>

Data:

Q : Host random number, 8-bytes

CH: Host challenge, 8-bytes



Table 9-13. Verify Crypto

|     | Verify Crypto |           |    |      |                               | Data                            | Sent                          |                                 |
|-----|---------------|-----------|----|------|-------------------------------|---------------------------------|-------------------------------|---------------------------------|
| CLA | INS : Command | P1        | P2 | P3   | Q1                            | Q8                              | CH1                           | CH8                             |
| **  | \$B8          | 000e 00nn | ** | \$10 | d <sub>7</sub> d <sub>0</sub> | d <sub>63</sub> d <sub>56</sub> | d <sub>7</sub> d <sub>0</sub> | d <sub>63</sub> d <sub>56</sub> |

The device increments the associated attempts counter each time prior to verifying the challenge, to prevent attacks. If the authentication succeeds, the device memorizes this success, clears the attempts counter and returns \$90 \$00. If the authentication fails, the device simply returns \$69 \$00. If the maximum number of trials has been exceeded, the device will return \$69 \$00 instead of the INS code, after receiving the header, to indicate the command is unauthorized.



### 9.4.9 Verify Password: \$BA

#### 9.4.9.1 Functional

Figure 9-7. Verify Command Functional Description



Read password indices: \$10 to \$17 for passwords 0 to 7. Write password indices: \$00 to \$07 for passwords 0 to 7. Secure code index: \$07 (equivalent to Write 7 Password).

Four password index bits "r" and "ppp" indicate the password to compare:

r = 0: Write password

r = 1: Read password

p2p1p0: Password set number

Table 9-14. Verify Password

|     | Verify Password |                                                    |    | Data Sent |                               |                                |                                 |
|-----|-----------------|----------------------------------------------------|----|-----------|-------------------------------|--------------------------------|---------------------------------|
| CLA | INS : Command   | P1                                                 | P2 | P3        | PW1                           | PW2                            | PW3                             |
| **  | \$BA            | 000r 0p <sub>2</sub> p <sub>1</sub> p <sub>0</sub> | ** | \$30      | d <sub>7</sub> d <sub>0</sub> | d <sub>15</sub> d <sub>8</sub> | d <sub>23</sub> d <sub>16</sub> |

If the maximum number of trials has been exceeded, the device will return \$69 \$00 instead of the INS code, after receiving the header, to indicate the command is unauthorized. The device decrements the associated password attempts counter before verifying the password, to prevent attacks. If the password is correct, the device memorizes this success, clears the attempts counter and returns \$90 \$00. If the password is wrong, the device simply returns \$69 \$00 after decrementing the attempts count. The Write 7 Password is also known as the Secure Code and must be properly presented before write access to the configuration memory is granted when personalizing the device.



# 10. Initialization Example

The first step in initializing CryptoMemory is to determine what data is to be stored in the device and what the security settings need to be to protect this data. Once defined, determine the proper settings for CryptoMemory registers and select values for passwords. To initialize the CryptoMemory device, the following sequence is recommended to take place in a secure location to protect sensitive data and passwords that may be loaded into the device.

#### 10.1 Write Data to User Zones

In Atmel default configuration form, all user zones have free access rights. Writing initial data into the user zones should be done before setting security configurations. Use the Set User Zone command and Write User Zone command to write initial data into the user zones. The Read User Zone command may be used to verify the data written.

## 10.2 Unlock the Configuration Memory

Before any data can be written to the Configuration Memory, it must be unlocked by presenting the correct security code (Write 7 Password). Use the Verify Password command with the proper secure code supplied by Atmel to unlock the Configuration Memory. Use the Read Config Zone command to read back the security code at address \$E9 for verification that the Configuration Memory has been unlocked.

# 10.3 Write Data to the Configuration Memory

Writing this data is accomplished by performing the Write Config Zone command at the appropriate address location. The Read Config Zone command may be used to verify the data written. As soon as values are written to the registers, keys, and passwords, they become effective in determining the security of the user zones.

# 10.4 Set Security Fuses

Once all data is written and verified into user zones and the Configuration Memory, the security fuses should be set before the device is released from the secure location used for device initialization. There are three fuses, FAB, CMA and PER which must be set. These three fuses must be set in the order listed (FAB, then CMA, then PER). The write fuse command is used to set each of the three fuses individually. The Read Fuse command may be used to check the status of all three fuses. Once all fuses have been set, the Read Fuse command should return a value of zero for the second nibble of the fuse byte.

AT88SC0104C is used for this example. A small pattern is written into the first four user zones. Security for each of these four user zones and the associated register values are shown in the table below. Simple values for passwords are used.

Table 10-1. Zone Configuration Example

| User Zone | Data   | Security Requirements                                                                   | Access Register | Password/Key Register |
|-----------|--------|-----------------------------------------------------------------------------------------|-----------------|-----------------------|
| 0         | Zone 0 | None                                                                                    | \$FF            | \$FF                  |
| 1         | Zone 1 | Read/Write Password (Set 1)                                                             | \$7F            | \$F9                  |
| 2         | Zone 2 | Read/Write Authentication (Set 2)                                                       | \$DF            | \$BF                  |
| 3         | Zone 3 | Read/Write Password (Set 1), Read/Write Authentication (Set 2) with Encryption Required | \$57            | \$B9                  |



The following shows the TPDU commands sent to the CryptoMemory device for the purpose of initializing the device. The flow is consistent with the steps described above; comments have been added as indicated with an asterisk (\*).

#### \*Atmel AT88SC0104C Initialization Example

```
*WRITE DATA TO USER ZONES
*Set User Zone 0
00 B4 03 00 00
*Write data = Zone 0 Data
00 B0 00 00 0B 5A 6F 6E 65 20 30 20 44 61 74 61
*Set User Zone 1
00 B4 03 01 00
*Write data = Zone 1 Data
00 B0 00 00 0B 5A 6F 6E 65 20 31 20 44 61 74 61
*Set User Zone 2
00 B4 03 02 00
*Write data = Zone 2 Data
00 B0 00 00 0B 5A 6F 6E 65 20 32 20 44 61 74 61
*Set User Zone 3
00 B4 03 03 00
*Write data = Zone 3 Data
00 B0 00 00 0B 5A 6F 6E 65 20 33 20 44 61 74 61
*UNLOCK CONFIGURATION MEMORY
00 BA 07 00 03 DD 42 97
*WRITE CODES IN CONFIGURATION MEMORY
*Write Card Mfg Code = P001
00 B4 00 0B 04 50 30 30 31
*Write Identification Number = 0000000012345
00 B4 00 19 07 00 00 00 00 01 23 45
*Write Issuer Code = STATION 035
00 B4 00 40 10 53 54 41 54 49 4F 4E 20 30 33 35 00 00 00 00 00
*WRITE REGISTERS IN CONFIGURATION MEMORY
*Write Registers AR1/PR1 = 7F F9, AR2/PR2 = DF BF, AR3/PR3 = 57 B9
00 B4 00 22 06 7F F9 DF BF 57 B9
*WRITE KEYS IN CONFIGURATION MEMORY
*Write Ci for set 2 = 2222222222222
00 B4 00 71 07 22 22 22 22 22 22 22
*Write Gc for set 2 = 5B4F9AE4B5098BE7
00 B4 00 A0 08 5B 4F 9A E4 B5 09 8B E7
*WRITE PASSWORDS IN CONFIGURATION MEMORY
*Write Passwords, read 7 = 10 00 01, write 7 = 11 00 11
00 B4 00 B9 07 11 00 11 FF 10 00 01
*READ ENTIRE CONFIGURATION MEMORY TO VERIFY
00 B6 00 00 F0
```



```
*Device Response:
3B B2 11 00 10 80 00 01 10 10 FF 50 30 30 31 FF
8C AD A8 10 0A AB FF FF FB 00 00 00 00 01 23 45
FF FF 7F F9 DF BF 57 B9 FF FF FF FF FF FF FF
53 54 41 54 49 4F 4E 20 30 33 35 00 00 00 00 00
5B 4F 9A E4 B5 09 8B E7 D8 FF FF FF FF FF FF
FF FF FF FF FF FF FF FF 11 00 11 FF 10 00 01
*SET SECURITY FUSES
*Set FAB Fuse
00 B4 01 06 00
*Set CMA Fuse
00 B4 01 04 00
*Set PER Fuse
00 B4 01 00 00
*Read Fuse Byte = X0
00 B6 01 00 01
*Device Response:
00
90 00
power_off
```

#### **Absolute Maximum Ratings\*** 11.

| Operating temperature40°C to +85°C                                       |
|--------------------------------------------------------------------------|
| Storage temperature65°C to + 150°C                                       |
| Voltage on any pin with respect to ground – 0.7 to $V_{\text{CC}}$ +0.7V |
| Maximum operating voltage 6V                                             |
| DC output current 5mA                                                    |
|                                                                          |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

#### 11.1 **DC and AC Characteristics**

#### Table 11-1. DC Characteristics

Applicable over recommended operating range from  $V_{CC}$  = +2.7 to 5.5V,  $T_{AC}$  = -40°C to +85°C (unless otherwise noted)

| Symbol          | Parameter                                 | Test Condition                                            | Min                   | Тур | Max                    | Units |
|-----------------|-------------------------------------------|-----------------------------------------------------------|-----------------------|-----|------------------------|-------|
| V <sub>CC</sub> | Supply Voltage                            |                                                           | 2.7                   |     | 5.5                    | V     |
| I <sub>CC</sub> | Supply Current (V <sub>CC</sub> = 5.5V)   | Async Read at 3.57MHz                                     |                       |     | 5                      | mA    |
| Icc             | Supply Current (V <sub>CC</sub> = 5.5V)   | Async Write at 3.57MHz                                    |                       |     | 5                      | mA    |
| I <sub>CC</sub> | Supply Current (V <sub>CC</sub> = 5.5V)   | Synch Read at 1MHz                                        |                       |     | 5                      | mA    |
| I <sub>CC</sub> | Supply Current (V <sub>CC</sub> = 5.5V)   | Synch Write at 1MHz                                       |                       |     | 5                      | mA    |
| I <sub>SB</sub> | Standby Current (V <sub>CC</sub> = 5.5V)  | V <sub>IN</sub> = V <sub>CC</sub> or GND                  |                       |     | 100                    | μΑ    |
| $V_{IL}$        | SDA/IO Input Low Voltage <sup>(1)</sup>   |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| V <sub>IL</sub> | Clock Input Low Voltage <sup>(1)</sup>    |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| $V_{IL}$        | RST Input Low Voltage <sup>(1)</sup>      |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| $V_{IH}$        | SDA/IO Input High Voltage <sup>(1)</sup>  |                                                           | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub>        | V     |
| $V_{\text{IH}}$ | SCL/CLK Input High Voltage <sup>(1)</sup> |                                                           | V <sub>CC</sub> x 0.7 |     | Vcc                    | V     |
| $V_{\text{IH}}$ | RST Input High Voltage <sup>(1)</sup>     |                                                           | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub>        | V     |
| I <sub>IL</sub> | SDA/IO Input Low Current                  | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 15                     | μΑ    |
| I <sub>IL</sub> | SCL/CLK Input Low Current                 | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 15                     | μΑ    |
| I <sub>IL</sub> | RST Input Low Current                     | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 50                     | μΑ    |
| I <sub>IH</sub> | SDA/IO Input High Current                 | V <sub>CC</sub> x 0.7 < V <sub>IH</sub> < V <sub>CC</sub> |                       |     | 20                     | μА    |
| I <sub>IH</sub> | SCL/CLK Input High Current                | V <sub>CC</sub> x 0.7 < V <sub>IH</sub> < V <sub>CC</sub> |                       |     | 100                    | μА    |
| I <sub>IH</sub> | RST Input High Voltage                    | V <sub>CC</sub> x 0.7 < V <sub>IH</sub> < V <sub>CC</sub> |                       |     | 150                    | μА    |
| V <sub>OH</sub> | SDA/IO Output High Voltage                | 20K ohm external pull-up                                  | V <sub>CC</sub> x 0.7 |     | Vcc                    | V     |
| $V_{OL}$        | SDA/IO Output Low Voltage                 | I <sub>OL</sub> = 1mA                                     | 0                     |     | V <sub>CC</sub> x 0.15 | V     |
| I <sub>OH</sub> | SDA/IO Output High Current                | V <sub>OH</sub>                                           |                       |     | 20                     | μΑ    |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.



Table 11-2. AC Characteristics

Applicable over recommended operating range from  $V_{CC}$  = +2.7 to 5.5V,  $T_{AC}$  = -40°C to +85°C (*unless otherwise noted*)

| Symbol              | Parameter                                                  | Min | Max         | Units |
|---------------------|------------------------------------------------------------|-----|-------------|-------|
| f <sub>CLK</sub>    | Async Clock Frequency (V <sub>CC</sub> range: +4.5 - 5.5V) | 1   | 5           | MHz   |
| f <sub>CLK</sub>    | Async Clock Frequency (V <sub>CC</sub> range: +2.7 - 3.3V) | 1   | 4           | MHz   |
| f <sub>CLK</sub>    | Synch Clock Frequency                                      | 0   | 1           | MHz   |
|                     | Clock Duty cycle                                           | 40  | 60          | %     |
| t <sub>R</sub>      | Rise Time – SDA/IO, RST                                    |     | 1           | μs    |
| t <sub>F</sub>      | Fall Time – SDA/IO, RST                                    |     | 1           | μS    |
| t <sub>R</sub>      | Rise Time – SCL/CLK                                        |     | 9% x period | μS    |
| t <sub>F</sub>      | Fall Time – SCL/CLK                                        |     | 9% x period | μS    |
| t <sub>AA</sub>     | Clock Low to Data Out Valid                                |     | 35          | μS    |
| t <sub>HD.STA</sub> | Start Hold Time                                            | 200 |             | ns    |
| t <sub>SU.STA</sub> | Start Set-up Time                                          | 200 |             | ns    |
| t <sub>HD.DAT</sub> | Data In Hold Time                                          | 10  |             | ns    |
| t <sub>SU.DAT</sub> | Data In Set-up Time                                        | 100 |             | ns    |
| t <sub>SU.STO</sub> | Stop Set-up Time                                           | 200 |             | ns    |
| t <sub>DH</sub>     | Data Out Hold Time                                         | 20  |             | ns    |
| t <sub>WR</sub>     | Write Cycle Time (at 25° C)                                |     | 5           | ms    |
| t <sub>WR</sub>     | Write Cycle Time                                           |     | 7           | ms    |



# 11.2 Timing Diagrams for Synchronous Communications

Figure 11-1. Bus Timing



Figure 11-2. Write Cycle Timing



Note: The write cycle time  $t_{WR}$  is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle



Figure 11-3. Data Validity



Figure 11-4. Start and Stop Definition



Figure 11-5. Output Acknowledge





# 12. DC Tamper Detection Limits

The CryptoMemory device family incorporates several tamper detection circuits to prohibit operation outside the limits of reliable circuit operation.

# 12.1 High Voltage and Low Voltage Limit

If  $V_{CC}$  is taken below or above these voltage limits the device will enter a reset sequence once  $V_{CC}$  is returned to normal levels and before the device operation can begin again.

#### 12.2 Minimum Clock Pulse

In synchronous operation if the clock pulse width falls below the limit of this circuit the device will enter a reset sequence.

### 12.3 Maximum Clock Frequency

In asynchronous operation if the clock frequency exceeds the limit of this circuit the device will enter a reset sequence.

## 12.4 Power On Reset (POR) Delay

Anytime the device is reset either on initial power up or by a tamper detection circuit, there is a time delay from when normal conditions are restored to when the device may be operated. During this reset sequence all security flags within the device are reset to their initial values.

# 12.5 Noise Suppression

Pulses of short duration on SCL/CLK, SDA/IO, and RST are ignored if they fall below the threshold of this circuit. The pulses are filtered out and the device does not enter the reset sequence.

Table 12-1. Tamper Detection

Applicable over recommended operating range from TAC = -40° to +85° C (unless otherwise noted).

| Symbol           | Parameter                | Test Condition         | Min | Тур | Max | Units |
|------------------|--------------------------|------------------------|-----|-----|-----|-------|
| V <sub>CC</sub>  | High Voltage Limit       |                        | 6.0 |     | 6.5 | V     |
| V <sub>CC</sub>  | Low Voltage Limit        |                        | 2.0 |     | 2.4 | V     |
| t <sub>CLK</sub> | Minimum CLK Pulse Width  | Synchronous Operation  | 200 |     | 280 | ns    |
| f <sub>CLK</sub> | Minimum CLK Frequency    | Asynchronous Operation | 12  |     | 14  | MHz   |
| t <sub>POR</sub> | POR Delay                |                        | 10  |     | 70  | μS    |
| t <sub>SUP</sub> | Min. SCL, SDA, RST Pulse |                        | 50  |     | 200 | ns    |



# 13. Ordering Information

| Atmel Ordering Code                                                                    | Package                                                                                  | Voltage Range | Temperature Range                |  |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------|----------------------------------|--|
| AT88SCxxxxC-MJ<br>AT88SCxxxxC-MP<br>AT88SCxxxxC-MJTG<br>AT88SCxxxxC-MPTG               | M2 – J Module – ISO<br>M2 – P Module - ISO<br>M2 – J Module – TWI<br>M2 – P Module – TWI | 2.7V – 5.5V   | Commercial (0°C–70°C)            |  |
| AT88SCxxxxC-PU                                                                         | 8P3                                                                                      |               |                                  |  |
| AT88SC3216C-SU<br>AT88SC6416C-SU<br>AT88SC12816C-SU<br>AT88SC25616C-SU                 |                                                                                          | 2.7V – 5.5V   | Green Compliant (exceeds RoHS) / |  |
| AT88SC0104C-SH<br>AT88SC0204C-SH<br>AT88SC0404C-SH<br>AT88SC0808C-SH<br>AT88SC1616C-SH | 8S1                                                                                      | 2.7 V = 3.5 V | Industrial (−40°C–85°C)          |  |
| AT88SCxxxxC-WI                                                                         | 7 mil wafer                                                                              | 2.7V - 5.5V   | Industrial (-40°C-85°C)          |  |

Note: Ordering Codes are valid for all devices covered by this datasheet. (See P.1 for a complete list)

| Package Type <sup>(1) (2)</sup> | Description                                                       |
|---------------------------------|-------------------------------------------------------------------|
| M2 - J Module : ISO or TWI      | M2 ISO 7816 Smart Card Module                                     |
| M2 - P Module : ISO or TWI      | M2 ISO 7816 Smart Card Module with Atmel® Logo                    |
| 8P3                             | 8-lead, 0.300" wide, Plastic Dual Inline (PDIP)                   |
| 8S1                             | 8-lead, 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC) |

Note:

- 1. Formal drawings may be obtained from an Atmel sales office.
- 2. Both the J and P module packages are used for either ISO (T=0 / 2-Wire mode) or TWI (2-Wire mode only).



# 14. Package Marking Information

## 14.1 AT88SC0104C

# AT88SC0104C: Package Marking Information



Note 1: O designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                                                       | Date Codes                                                |            |                                                      | Grade/Lead Finish Material                      |                                                 |
|----------------------------------------------------------------------------------|-----------------------------------------------------------|------------|------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|
| YY = Year<br>12: 2012<br>13: 2013<br>14: 2014<br>15: 2015                        | WW = Work Week of Assembly 02:Week 2 04:Week 4 52:Week 52 |            | Y = Year<br>2: 2012<br>3: 2013<br>4: 2014<br>5: 2015 | M = Month A = January B = February L = December | U: Industrial/Matte Tin<br>H: Industrial/NiPdAu |
| Country of A                                                                     | Assembly                                                  | Lot Number |                                                      | •                                               | Atmel Truncation                                |
| Marked on B                                                                      | of Assembly<br>lottom side unless in<br>I for PDI P only! | nless in   |                                                      | AT: Atmel                                       |                                                 |
| Trace Code                                                                       | ace Code                                                  |            |                                                      |                                                 |                                                 |
| XX = Trace Code (Atmel Lot Numbers to Correspond to Code) Example: AA, AB YZ, ZZ |                                                           |            |                                                      |                                                 |                                                 |

| ∕Itmel                                          | TITLE                                                | DRAWING NO. | REV. |
|-------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC0104CSM, AT88SC0104C Package Marking Information | 88SC0104CSM | А    |



## 14.2 AT88SC0204C

# AT88SC0204C: Package Marking Information



Note 1: Odesignates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                                |                                                             |                                           | Grade/L                                              | ead Finish Material                             |          |           |
|-----------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------|------------------------------------------------------|-------------------------------------------------|----------|-----------|
| YY = Year<br>12: 2012<br>13: 2013<br>14: 2014<br>15: 2015 | WW = Work Week of Assembly 02:Week 2 04:Week 4 52:Week 52   |                                           | Y = Year<br>2: 2012<br>3: 2013<br>4: 2014<br>5: 2015 | M = Month A = January B = February L = December | U:<br>H: |           |
| Country of                                                | Assembly                                                    | Lot Nu                                    | mber                                                 | •                                               | Atmel T  | runcation |
| Marked on E                                               | y of Assembly<br>Bottom side unless in<br>d for PDI P only! | Marked on Bottom side for the PDI P only! |                                                      | AT:                                             | Atmel    |           |
| Trace Code                                                | Trace Code                                                  |                                           |                                                      |                                                 |          |           |
|                                                           | Code (Atmel Lot Numbers to<br>ble: AA, AB YZ, ZZ            | to Correspond to Code)                    |                                                      |                                                 |          |           |

| Atmel                                           | TITLE                                                | DRAWING NO. | REV. |
|-------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC0204CSM, AT88SC0204C Package Marking Information | 88SC0204CSM | Α    |



## 14.3 AT88SC0404C

# AT88SC0404C: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                                |                                                           |                                           | Grade/L                                              | ead Finish Material                             |          |           |
|-----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|------------------------------------------------------|-------------------------------------------------|----------|-----------|
| YY = Year<br>12: 2012<br>13: 2013<br>14: 2014<br>15: 2015 | WW = Work Week of Assembly 02:Week 2 04:Week 4 52:Week 52 |                                           | Y = Year<br>2: 2012<br>3: 2013<br>4: 2014<br>5: 2015 | M = Month A = January B = February L = December | U:<br>H: |           |
| Country of                                                | Assembly                                                  | Lot Nu                                    | mber                                                 |                                                 | Atmel T  | runcation |
| Marked on E                                               | of Assembly<br>Bottom side unless in<br>If for PDIP only! | Marked on Bottom side for the PDI P only! |                                                      | AT:                                             | Atmel    |           |
| Trace Code                                                |                                                           |                                           |                                                      |                                                 |          |           |
|                                                           | Code (Atmel Lot Numbers to<br>ble: AA, AB YZ, ZZ          | Correspond to Code)                       |                                                      |                                                 |          |           |

| Atmel                                              | TITLE                                                | DRAWING NO. | REV. |
|----------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | 88SC0404CSM, AT88SC0404C Package Marking Information | 88SC0404CSM | Α    |



## 14.4 AT88SC0808C

# AT88SC0808C: Package Marking Information



Note 1: designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                                |                                                             |                                           | Grade/L                                              | ead Finish Material                             |          |           |
|-----------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------|------------------------------------------------------|-------------------------------------------------|----------|-----------|
| YY = Year<br>12: 2012<br>13: 2013<br>14: 2014<br>15: 2015 | WW = Work Week of Assembly 02:Week 2 04:Week 4 52:Week 52   |                                           | Y = Year<br>2: 2012<br>3: 2013<br>4: 2014<br>5: 2015 | M = Month A = January B = February L = December | U:<br>H: |           |
| Country of                                                | Assembly                                                    | Lot Nu                                    | mber                                                 | •                                               | Atmel T  | runcation |
| Marked on E                                               | y of Assembly<br>Bottom side unless in<br>d for PDI P only! | Marked on Bottom side for the PDI P only! |                                                      | AT:                                             | Atmel    |           |
| Trace Code                                                | Trace Code                                                  |                                           |                                                      |                                                 |          |           |
|                                                           | Code (Atmel Lot Numbers to<br>ble: AA, AB YZ, ZZ            | to Correspond to Code)                    |                                                      |                                                 |          |           |

| Atmel                                              | TITLE                                                | DRAWING NO. | REV. |
|----------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | 88SC0808CSM, AT88SC0808C Package Marking Information | 88SC0808CSM | Α    |



## 14.5 AT88SC1616C

# AT88SC1616C: Package Marking Information



Note 1: designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                                                       | •                                                           |                                           |         |              | Grade/L           | _ead Finish Material |
|----------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------|---------|--------------|-------------------|----------------------|
| YY = Year                                                                        | WW = Work Week of Asse                                      | WW = Work Week of Assembly                |         | M = Month    | U:                | Industrial/Matte Tin |
| 12: 2012                                                                         | 02:Week 2                                                   |                                           | 2: 2012 | A = January  | H:                | Industrial/NiPdAu    |
| 13: 2013                                                                         | 04:Week 4                                                   |                                           | 3: 2013 | B = February |                   |                      |
| 14: 2014                                                                         |                                                             |                                           | 4: 2014 |              |                   |                      |
| 15: 2015                                                                         | 52:Week 52                                                  |                                           | 5: 2015 | L = December |                   |                      |
| Country of                                                                       | Assembly                                                    | Lot Number                                |         | Atmel T      | <b>Truncation</b> |                      |
| Marked on E                                                                      | y of Assembly<br>Bottom side unless in<br>d for PDI P only! | Marked on Bottom side for the PDI P only! |         | AT:          | Atmel             |                      |
| Trace Code                                                                       |                                                             |                                           |         |              |                   |                      |
| XX = Trace Code (Atmel Lot Numbers to Correspond to Code) Example: AA, AB YZ, ZZ |                                                             |                                           |         |              |                   |                      |

| Atmel                                           | TITLE                                                | DRAWING NO. | REV. |
|-------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC1616CSM, AT88SC1616C Package Marking Information | 88SC1616CSM | Α    |



# 14.6 AT88SC3216C

# AT88SC3216C: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                       | Grade/Lead Finish Material |                         |  |
|--------------------------------------------------|----------------------------|-------------------------|--|
| YY = Year                                        | WW = Work Week of Assembly | U: Industrial/Matte Tin |  |
| 12: 2012 16: 2016                                | 02: Week 2                 | 1                       |  |
| 13: 2013 17: 2017                                | 04: Week 4                 |                         |  |
| 14: 2014 18: 2018                                |                            |                         |  |
| 15: 2015 19: 2019                                | 52: Week 52                |                         |  |
| Country of Assembly                              | Lot Number                 | Atmel Truncation        |  |
| Marked on Bottom side unless in<br>Injector Mold | Marked on Bottom side      | AT: Atmel               |  |
|                                                  |                            |                         |  |
|                                                  |                            |                         |  |
|                                                  |                            |                         |  |
|                                                  |                            |                         |  |

| Atmel                                              | TITLE                                                | DRAWING NO. | REV. |
|----------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | 88SC3216CSM, AT88SC3216C Package Marking Information | 88SC3216CSM | Α    |



## 14.7 AT88SC6416C

# AT88SC6416C: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                    |                            | Grade/Lead Finish Material |  |
|-----------------------------------------------|----------------------------|----------------------------|--|
| YY = Year                                     | WW = Work Week of Assembly | U: Industrial/Matte Tin    |  |
| 12: 2012 16: 2016                             | 02: Week 2                 | 7                          |  |
| 13: 2013 17: 2017                             | 04: Week 4                 |                            |  |
| 14: 2014 18: 2018                             |                            |                            |  |
| 15: 2015 19: 2019                             | 52: Week 52                |                            |  |
| Country of Assembly                           | Lot Number                 | Atmel Truncation           |  |
| Marked on Bottom side unless in Injector Mold | Marked on Bottom side      | AT: Atmel                  |  |
|                                               | <u> </u>                   |                            |  |
|                                               |                            |                            |  |
|                                               |                            |                            |  |
|                                               |                            |                            |  |

| Atmel                                           | TITLE                                                | DRAWING NO. | REV. |
|-------------------------------------------------|------------------------------------------------------|-------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC6416CSM, AT88SC6416C Package Marking Information | 88SC6416CSM | А    |



## 14.8 AT88SC12816C

# AT88SC12816C: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                       |                            | Grade/Lead Finish Material |  |
|--------------------------------------------------|----------------------------|----------------------------|--|
| YY = Year                                        | WW = Work Week of Assembly | U: Industrial/Matte Tin    |  |
| 12: 2012 16: 2016                                | 02: Week 2                 |                            |  |
| 13: 2013 17: 2017                                | 04: Week 4                 |                            |  |
| 14: 2014 18: 2018                                |                            |                            |  |
| 15: 2015 19: 2019                                | 52: Week 52                |                            |  |
| Country of Assembly                              | Lot Number                 | Atmel Truncation           |  |
| Marked on Bottom side unless in<br>Injector Mold | Marked on Bottom side      | AT: Atmel                  |  |
|                                                  | •                          |                            |  |
|                                                  |                            |                            |  |
|                                                  |                            |                            |  |
|                                                  |                            |                            |  |

| Atmel                                           | TITLE                                                  | DRAWING NO.  | REV. |
|-------------------------------------------------|--------------------------------------------------------|--------------|------|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC12816CSM, AT88SC12816C Package Marking Information | 88SC12816CSM | А    |



## 14.9 AT88SC25616C

# AT88SC25616C: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Date Codes                                       |                            | Grade/Lead Finish Material |
|--------------------------------------------------|----------------------------|----------------------------|
| YY = Year                                        | WW = Work Week of Assembly | U: Industrial/Matte Tin    |
| 12: 2012 16: 2016                                | 02: Week 2                 |                            |
| 13: 2013 17: 2017                                | 04: Week 4                 |                            |
| 14: 2014 18: 2018                                |                            |                            |
| 15: 2015 19: 2019                                | 52: Week 52                |                            |
| Country of Assembly                              | Lot Number                 | Atmel Truncation           |
| Marked on Bottom side unless in<br>Injector Mold | Marked on Bottom side      | AT: Atmel                  |
|                                                  | •                          |                            |
|                                                  |                            |                            |
|                                                  |                            |                            |
|                                                  |                            |                            |

| Atmel                                           | TITLE                                                  | DRAWING NO.  | REV. |  |
|-------------------------------------------------|--------------------------------------------------------|--------------|------|--|
| Package Mark Contact: DL-CSO-Assy_eng@atmel.com | 88SC25616CSM, AT88SC25616C Package Marking Information | 88SC25616CSM | А    |  |



# 15. Revision History

| Doc. Rev. | Date    | Comments                                                                  |
|-----------|---------|---------------------------------------------------------------------------|
| 5211E     | 02/2014 | Add package marking information.  Update Atmel logos and disclaimer page. |
| 5211D     | 12/2011 | Update template. Edit ordering information.                               |
| 5211C     | 01/2010 | Added MJTG module and added Ordering Information.                         |
| 5211B     | 01/2010 | Convert to MS Word .                                                      |
| 5211A     | 06/2010 | Initial document release.                                                 |













**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2014 Atmel Corporation. / Rev.: Atmel-5211E-CryptoMem-Full-Specification-Datasheet 122013.

Atmel®, Atmel logo and combinations thereof, CryptoMemory®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.